Claims
- 1. A method of trimming a feature patterned on a photoresist layer, the photoresist layer disposed over a substrate and the feature including a top portion and lateral surfaces, the method comprising the steps of:
modifying the top portion of the feature patterned on the photoresist layer to form a modified top portion; and trimming the feature patterned on the photoresist layer to form a trimmed feature, wherein a vertical trim rate and a lateral trim rate are associated with the feature and the vertical trim rate is slower than the lateral trim rate due to the modified top portion.
- 2. The method of claim 1, wherein the modifying step includes flood exposing the top portion to an electron beam.
- 3. The method of claim 2, wherein the modifying step includes substantially decomposing functional groups included in the material comprising the photoresist layer.
- 4. The method of claim 2, wherein the vertical trim rate is a function of a dose of the electron beam.
- 5. The method of claim 4, wherein the dose is in the range of approximately 1-2000 μC/cm2.
- 6. The method of claim 2, wherein a vertical thickness of the modified top portion is a function of a current or an accelerating voltage of the electron beam.
- 7. The method of claim 1, wherein the trimmed feature has a sub-lithographic lateral dimension.
- 8. The method of claim 1, wherein the trimming step includes plasma etching the feature until the modified top portion has been consumed.
- 9. An integrated circuit fabrication process, the process comprising:
developing a patterned photoresist layer, the patterned photoresist layer including at least one feature; modifying the patterned photoresist layer to form a top portion and a bottom portion of the at least one feature, the top portion having a top etch rate and the bottom portion having a bottom etch rate, wherein the top etch rate is different from the bottom etch rate; and etching the patterned photoresist layer to change the at least one feature to have a sub-lithographic lateral dimension and a sufficient vertical thickness to maintain pattern integrity.
- 10. The process of claim 9, wherein modifying the patterned photoresist layer includes cross-linking the top portion to the extent that functional groups of the material comprising the top portion are decomposed.
- 11. The process of claim 10, wherein modifying the patterned photoresist layer includes flood exposing the patterned photoresist layer to an electron beam.
- 12. The process of claim 11, wherein etching the patterned photoresist layer includes consuming the top portion and laterally etching the bottom portion.
- 13. The process of claim 12, wherein the bottom portion comprises the at least one feature after the etching step, the bottom portion having the sub-lithographic lateral dimension and the sufficient vertical thickness to maintain pattern integrity.
- 14. The process of claim 12, further comprising selecting parameters associated with the electron beam to configure a thickness of the top portion.
- 15. The process of claim 12, further comprising selecting parameters associated with the electron beam to configure the top etch rate of the top portion.
- 16. An integrated circuit having a feature of sub-lithographic dimension, the feature formed by the process comprising:
patterning the feature on a photoresist layer disposed over a substrate, the feature patterned in accordance with a radiation at a lithographic wavelength and a pattern provided on a mask or a reticle; developing the feature patterned on the photoresist layer; changing at least a portion of the photoresist layer, wherein a top portion of the feature patterned on the photoresist layer is changed to have a different etch rate from a bottom portion of the feature patterned on the photoresist layer; trimming the feature patterned on the photoresist layer to a sub-lithographic dimension; and transferring the trimmed feature patterned on the photoresist layer to the substrate, wherein the feature in the substrate has the sub-lithographic dimension.
- 17. The process of claim 16, wherein the changing step includes curing the photoresist layer with an electron beam to form the top portion.
- 18. The process of claim 17, wherein the top portion has a slower etch rate relative to the bottom portion.
- 19. The process of claim 16, wherein the trimming step includes consuming the top portion and laterally trimming the bottom portion.
- 20. The process of claim 19, wherein the trimming step is stopped when the top portion has been fully consumed.
- 21. The process of claim 16, wherein the lithographic wavelength of the radiation is 193 nm and the sub-lithographic dimension of the feature is approximately 70 nm.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] The present application is related to U.S. Application No. ______ (Atty. Dkt. No. 39153/404 (F0943)) by Okoroanyanwu et al., entitled “Process for Preventing Deformation of Patterned Photoresist Features by Electron Beam Stabilization;” U.S. application Ser. No. ______ (Atty. Dkt. No. 39153/405 (F0945)) by Okoroanyanwu et al., entitled “Improving SEM Inspection and Analysis of Patterned Photoresist Features;” U.S. application Ser. No. ______ (Atty. Dkt. No. 39153/406 (F1061)) by Okoroanyanwu et al., entitled “Process for Reducing the Critical Dimensions of Integrated Circuit Device Features;” U.S. application Ser. No. ______ (Atty. Dkt. No. 39153/298 (F0785)) by Gabriel et al., entitled “Selective Photoresist Hardening to Facilitate Lateral Trimming;” and U.S. Application No. (Atty. Dkt. No. 39153/310 (F0797)) by Gabriel et al., entitled “Process for Improving the Etch Stability of Ultra-Thin Photoresist,” all filed on an even date herewith and assigned to the Assignee of the present application.