Claims
- 1. A process for fabricating a power semiconductor device, comprising the steps of:
- (a) providing a wafer having first and second layers, said first layer being of one conductivity type and having a greater resistivity than said second layer;
- (b) forming a plurality of spaced deep base regions by introducing into said first layer, through respective dopant windows, dopant of the opposite conductivity type, and thermally driving said dopant to substantially its full final depth in said first layer;
- (c) thereafter forming a common region between adjacent deep base regions by introducing a layer of dopant of said one conductivity type into said first layer and thermally driving said dopant to a depth less than said final depth of said opposite conductivity type dopant, whereby the doping concentration in said common region has a constant value laterally across the region of said first layer which contains said common region;
- (d) forming respective shallow base regions laterally aaround the respective lateral peripheries of said plurality of deep base regions and forming a respective source region within each of said respective shallow base regions;
- (e) providing a dielectric layer atop said common region and on adjacent portions of said shallow base and source regions;
- (f) providing a gate electrode atop said dielectric layer; and
- (g) contacting said source regions with electrically conductive materal to form a source electrode.
- 2. The process of claim 1, wherein said introduction of dopant to form said deep base regions comprises implantation of dopant of said opposite conductivity type into said first layer.
- 3. The process of claim 2, wherein said introduction of dopant to form said deep base regions comprises implantation of dopant in a dosage range of 5.times.10.sup.13 to 1.times.10.sup.15 dopant atoms per square centimeter.
- 4. The process of claim 1, wherein said introduction of dopant to form said common region comprises implanation of dopant of said one conductivity type into said first layer.
- 5. The process of claim 4, wherein said introduction of dopant to form said common region comprises implantation of dopant in a dosage range from 1.times.10.sup.11 to 1.times.10.sup.14 dopant atoms per square centimeter.
- 6. The process of claim 1, wherein said one conductivity type comprises N-conductivity type, and said opposite conductivity type comprises P-conductivity type.
- 7. A process for fabricating a power MOSFET, comprising the steps of:
- (a) providing a wafer of one conductivity type having first and second layers, said first layer being of low conductivity relative to said second layer;
- (b) forming a plurality of spaced deep base regions by introducing into said first layer, through respective dopant windows, dopant of the opposite conductivity type, and thermally driving said dopant to substantially its full final depth in said first layer;
- (c) thereafter forming a common region between adjacent deep base regions by introducing a layer of dopant of said one conductivity type into said first layer and thermally driving said dopant to a depth less than said final depth of said opposite conductivity type dopant, whereby the doping concentration in said common region has a constant value laterally across the region of said first layer which contains said common region;
- (d) forming respective shallow base regions laterally around the respective lateral peripheries of said plurality of deep base regions and forming a respective source region within each of said respective shallow base regions;
- (e) providing a dielectric layer atop said common region and on adjacent portions of said shallow base and source regions;
- (f) providing a gate electrode atop said dielectric layer;
- (g) contacting said source regions with electrically conductive material to form a source electrode; and
- (h) contacting said second layer with electrically conductive material to form a drain electrode.
- 8. The process of claim 7, wherein said introduction of dopant to form said deep base regions comprises implantation of dopant of said opposite conductivity type into said first layer.
- 9. The process of claim 8, wherein said introduction of dopant to form said deep base regions comprises implantation of dopant in a dosage range of 5.times.10.sup.13 to 1.times.10.sup.15 dopant atoms per square centimeter.
- 10. The process of claim 7, wherein said introduction of dopant to form said common region comprises implantation of dopant of said one conductivity type into said first layer.
- 11. The process of claim 10, wherein said introduction of dopant to form said common region comprises implantation of dopant in a dosage range from 1.times.10.sup.11 to 1.times.10.sup.14 dopant atoms per square centimeter.
- 12. The process of claim 7, wherein said one conductivity type comprises N-conductivity type, and said opposite conductivity type comprises P-conductivity type.
Parent Case Info
This is a division of U.S. patent application Ser. No. 178,689, filed Aug. 18, 1980, now U.S. Pat. No. 4,593,302.
US Referenced Citations (5)
Foreign Referenced Citations (2)
Number |
Date |
Country |
74385 |
Jul 1978 |
JPX |
885 |
Jan 1979 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Collins et al., Electronic Design, Jun. 7, 1979, 8 pages. |
Cady et al., IBM Tech. Discl. Bull., vol. 16, No. 11, Apr. 1974, pp. 3519 and 3520. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
178689 |
Aug 1980 |
|