Claims
- 1. A process for forming a recess in at least one polysilicon overfilled trench in an integrated circuit, which comprises:uniformly etching a polysilicon overfill layer using a gas mixture including SF6 and CF4; stopping the etching before the polysilicon layer is completely removed from a surface of the integrated circuit; and recess etching the polysilicon layer with microtrenching properties using a gas mixture including hydrogen bromine and chlorine for forming a substantially planar surface of the polysilicon layer within the trench.
- 2. The process according to claim 1, wherein: the etching includes a plasma etching.
- 3. The process according to claim 1, wherein: the stopping of the etching is decided based on measuring a layer thickness of the polysilicon layer.
- 4. The process according to claim 3, wherein: the measuring of the layer thickness of the polysilicon layer is performed by interference spectrometry.
- 5. The process according to claim 4, which comprises:interposing a nitride layer between silicon of the integrated circuit and the polysilicon layer.
- 6. The process according to claim 5, wherein: the interference spectrometry uses the polysilicon layer and the nitride layer.
- 7. The process according to claim 1, which comprises:interposing a nitride layer between silicon of the integrated circuit and the polysilicon layer.
- 8. The process according to claim 1, wherein: the stopping of the etching is performed when the polysilicon layer that remains is between 10 and 30 nm thick.
- 9. The process according to claim 1, wherein: the stopping of the etching is performed when the polysilicon layer that remains is about 20 nm thick.
- 10. The process according to claim 1, wherein: the recess etching is performed using a helium/oxygen mixture.
- 11. The process according to claim 1, which comprises:providing the trench as part of a capacitor.
- 12. The process according to claim 1, which comprises:depositing the polysilicon layer onto the integrated circuit using a low-pressure chemical vapour deposition process.
- 13. The process according to claim 1, which comprises:performing the etching of the polysilicon layer within an etch chamber; and performing the recess etching of the polysilicon layer within the etch chamber.
- 14. The process according to claim 1, which comprises:performing the etching of the polysilicon layer within an etch chamber in a vacuum; and performing the recess etching of the polysilicon layer within the etch chamber without breaking the vacuum.
Priority Claims (1)
Number |
Date |
Country |
Kind |
00103154 |
Feb 2000 |
EP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of copending International Application No. PCT/EP01/00715, filed Jan. 23, 2001, which designated the United States and was published in English.
US Referenced Citations (13)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0 905 758 |
Mar 1999 |
EP |
04 159 781 |
Jun 1992 |
JP |
Non-Patent Literature Citations (2)
Entry |
Ramaswami, S. et al.: “Polysilicon Planarization Using Spin-On Glass”, Journal of Electrochemical Society, vol. 139, No. 2, Feb. 1992, pp. 591-599. |
Yeom, G.-Y. et al.: “Polysilicon Etchback Plasma Process Using HBr, Cl2 and SF6 Gas Mixtures for Deep-Trench Isolation”, Journal of the Electrochemical Society, vol. 139, No. 2, Feb. 1992, pp. 575-579. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/EP01/00715 |
Jan 2001 |
US |
Child |
10/223038 |
|
US |