Claims
- 1. A process for device fabrication comprising:forming a copper interconnect layer on a substrate wherein the copper interconnect layer is a dual layer of copper having a vapor-deposited copper layer and an electroplated copper layer wherein the thickness of the electroplated copper layer is selected to effect recrystallization of the vapor-deposited copper layer having an average pin size of about 0.1 μm to about 0.2 μm by selecting an overall thickness for the copper interconnect layer, selecting a thickness for the electroplated layer wherein the thickness of the electroplated layer is at least about 0.3 μm and selecting a thickness for the vapor deposited layer such that the ratio of the thickness of the electroplated copper layer to the thickness of the vapor deposited layers is in the range of about 1 to 0.5 to about 1 to 2. depositing the vapor deposited layer; depositing the electroplated layer; and recrystallizing tie dual copper layer to increase the average grain size of the dual copper layer to at least 1 mm in at least one dimension at a temperature of less than about 300° C.
- 2. The process of claim 1 wherein the vapor-deposited copper layer is deposited by a vapor-deposition technique selected from the group consisting of plasma vapor deposition and chemical vapor deposition.
- 3. The process of claim 1 wherein the electroplated copper is deposited from copper electroplating bath that contains organic additives.
- 4. The process of claim 1 wherein the dual copper layer is recrystallized at ambient temperature.
- 5. The process of claim 1 further comprising forming a trench in a layer of dielectric material;forming a barrier layer in the trench; and forming the dual layer of copper on the barrier layer.
- 6. The process of claim 5 wherein the barrier layer has a thickness of at least about 10 μm and is selected from the group consisting of tantalum, tantalum nitride and titanium nitride.
- 7. The process of claim 1 wherein the electroplated copper layer is electroplated on the vapor-deposited copper layer.
- 8. The process of claim 1 wherein the vapor-deposited copper layer is vapor-deposited on the electroplated copper layer.
- 9. The process of claim 8 further comprising forming a seed-layer of vapor-deposited copper on the substrate and electroplating the copper layer on the seed layer.
STATEMENT OF RELATED APPLICATION
This application is a continuation-in-part of U.S. Ser. No. 09/143,037, filed on Aug. 28, 1998 now U.S. Pat. No. 6,297,154.
US Referenced Citations (10)
Number |
Name |
Date |
Kind |
5447887 |
Filipiak et al. |
Sep 1995 |
A |
5527739 |
Parrillo et al. |
Jun 1996 |
A |
5972192 |
Dubin et al. |
Oct 1999 |
A |
5989623 |
Chen et al. |
Nov 1999 |
A |
6054172 |
Robinson et al. |
Apr 2000 |
A |
6054173 |
Robinson et al. |
Apr 2000 |
A |
6126761 |
DeHaven et al. |
Oct 2000 |
A |
6126989 |
Robinson et al. |
Oct 2000 |
A |
6153522 |
Takagi et al. |
Nov 2000 |
A |
6197181 |
Chen |
Mar 2001 |
B1 |
Foreign Referenced Citations (2)
Number |
Date |
Country |
0982771 |
Mar 2000 |
EP |
WO9940615 |
Aug 1999 |
WO |
Non-Patent Literature Citations (1)
Entry |
James A. Cunningham, Ph.D.,Semiconductor International “A Search for Useful Dopants”, Apr. 2000. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/143037 |
Aug 1998 |
US |
Child |
09/568265 |
|
US |