Claims
- 1. A process for the simultaneous fabrication of a bipolar transistor and a field-effect transistor at a face of a semiconductor layer having a first conductivity type, comprising the steps of:
- simultaneously forming first and second tank regions to be of a second conductivity type opposite said first conductivity type into said face of the semiconductor layer and to be spaced apart;
- forming a third tank region of said first conductivity type at the face within said first tank region;
- forming a conductive gate insulatively disposed over said second tank region;
- simultaneously implanting (a) source/drain regions of the second conductivity type for the field effect transistor into the face of the second tank region and at least partially aligned to said conductive gate, (b) an emitter of the second conductivity type into the face of the third tank region, and (c) a collector contact region of the second conductivity type into the face of the first tank region to be spaced from the third tank region; and
- forming a base region of a first conductivity type in said third tank region and apart from said emitter;
- wherein said first tank region is formed by selectively implanting dopant of said second conductivity type into the semiconductor layer at the location in which the first tank region is to be formed and the second tank region is formed by selectively implanting said dopant of said second conductivity type into the semiconductor layer at the location in which the second tank region is to be formed.
Parent Case Info
This application is a continuation of application Ser. No. 07/952,483, filed Sep. 28, 1992, which is a continuation of Ser. No. 07/618,273, filed Nov. 23, 1990, now both abandoned.
US Referenced Citations (24)
Non-Patent Literature Citations (4)
| Entry |
| Surinder Krishna, et al., "An Analog Technology Integrates Bipolar, CMOS and High-Voltage DMOS Transistors", IEEE, 1984 pp. 89-95. |
| Zahir Parpia, et al., "Modeling and Characterization of CMOS-Compatible High-Voltage Device Structures:", IEEE, 1987, pp. 2335-2343. |
| Dumitru Cioaca et al., "A Million-Cycle CMOS 256K EEPROM", IEEE, 1987, pp. 684-691. |
| K. Y. Chang et al., "An Advanced High Voltage CMOS Process for Custom Logic Circuits with Embedded EEPROM", IEEE, 1988 Custom Integrated Circuits Conference, 25.5.1-25.5.5. |
Continuations (2)
|
Number |
Date |
Country |
| Parent |
952483 |
Sep 1992 |
|
| Parent |
618273 |
Nov 1990 |
|