Claims
- 1. A process for making a capacitor for a silicon-on-insulator structure comprising the steps of:(a) forming a buried oxide layer and a silicon layer on a p-type silicon base layer; (b) forming a p-n+ junction capacitor by creating an n+ layer in a portion of said p-type silicon base layer; (c) forming electrically conductive paths to said p-type silicon base layer and said p-n+ junction capacitor extending through said buried oxide and said silicon layer; and (d) forming an active device in a portion of the silicon layer such that the active device is electrically isolated from the electrically conductive paths.
- 2. The process according to claim 1 further comprising the step of implanting ions selected from the group consisting of boron, aluminum, indium, and gallium into said p-type silicon base layer before forming said buried oxide layer.
- 3. The process according to claim 1 wherein the step of forming a p-n+ junction capacitor comprises masking a shielded area of said silicon layer and implanting ions from the group consisting of phosphorous, antimony, and arsenic into a portion of said p-type silicon base layer not underlying said shielded area.
- 4. The process according to claim 1 wherein in step (d), the active device is formed in a portion of said silicon layer above said n+ layer.
- 5. The process according claim 1 wherein in step (b) the p-n+ junction capacitor is formed from a plurality of discreet n+ layers formed in said p-type silicon base layer and wherein said plurality of discreet n+ layers are interconnected in parallel.
- 6. The process according claim 1 wherein said p-n+ junction capacitor is formed with its top surface substantially co-linear with the top surface of the p-type silicon base layer.
- 7. The process according claim 1 wherein the steps are preformed in a sequence as follows:(a) forming a buried oxide layer and a silicon layer on a p-type silicon base layer; (b) forming a p-n+ junction capacitor by creating an n+ layer in a portion of said p-type silicon base layer; (c) forming electrically conductive paths to said p-type silicon base layer and said p-n+ junction capacitor extending through said buried oxide and said silicon layers; and (d) forming an active device in a portion of the silicon layer such that the active device is electrically isolated from the electrically conductive paths.
- 8. The process according claim 1 wherein the steps are preformed in a sequence as follows:(a) forming a buried oxide layer and a silicon layer on a p-type silicon base layer; (b) forming electrically conductive paths to said p-type silicon base layer and said p-n+ junction capacitor extending through said buried oxide and said silicon layers; and (c) forming a p-n+ junction capacitor by creating an n+ layer in a portion of said p-type silicon base layer; (d) forming an active device in a portion of the silicon layer such that the active device is electrically isolated from the electrically conductive paths.
Parent Case Info
This application is a divisional of U.S. patent application Ser. No. 09/231,615, filed on Jan. 14, 1999, now U.S. Pat. No. 6,188,122.
US Referenced Citations (14)