Bell Laboratories, Incorporated, Transmission Systems for Communications, 5th Edition, 1982, pp. 590-591. |
Cole, Bernard C., “Motorola's Radical SRAM Design Speeds Systems 40%, Electronics”, Jul. 23, 1987, pp. 66-68. |
Hashimoto, Masashi et al., “A 20-ns 256K X 4 FIFO Memory”, IEEE Journal of Solid-State Circuits, vol. 23, No. 2, Apr. 1988, pp. 490-499. |
Hashimoto, Masashi et al., “A 20 ns 256K X 4 FIFO Memory”, IEEE 1987 Custom Integrated Circuits Conference, May 4-7, 1987, pp. 315-318. |
Horowitz, Mark et al., “MIPS-X: A 20-MIPS Peak, 32-bit Microprocessor with On-Chip Cache”, IEEE Journal of Solid-Circuits, vol. SC-22, No. 5, Oct. 1987, pp. 790-799. |
Lineback, J. Robert, “System Snags Shouldn't Slow the Boom in Fast Static RAMS”, Electronics, Jul. 23, 1987, pp. 60-62. |
Miyaguchi et al., “A Field Store System With Single 1Mbit Field Memory”, IEEE Transactions on Consumer Electronics, vol. 34, No. 3, Aug. 1988, pp. 397-401. |
Morris, S. Brent et al., “Processes for Random and Sequential Accessing in Dynamic Memories”, IEEE Transactions on Computers, vol. C-28, No. 3, Mar. 1979, pp. 225-237. |
Motorola, :16Kx4 Bit Synchronous Statis RAM with Output Registers and Output Enable, Motorola Semiconductor Technical Data, MCM6293. |
Motorola, “16Kx4 Bit Synchronous Statis RAM with Output Registers and Output Enable”, Motorola Semiconductor Technical Data, MCM6294. |
Nakagawa et al., “A 1 Mb Field Memory For TV Pictures”, IEEE 1987 Custom Integrated circuits Conference, pp. 319-322. |
Ohara, Kazuhiro et al., “A Field Store System With Single 1Mbit Field Memory, ICCE Digest of Technical Papers”, pp. 70-71, Jun., 1988. |
Wada, R. et al., “A Color Television Receiver With Digital Frame Memory”, 1966 IEEE Transactions on Consumer Electronics, vol. 4, No. 3, pp. 128-129. |
Hawley, David, “Superfast Bus Supports Sophisticated Transactions,” High Performance Systems, Sep. 1989. |
T. Yang, M. Horowitz, B. Wooley, “A 4-ns 4KX 1-bit Two-Port BiCMOS SRAM,” IEEE Journal of Solid-State Circuits, vol. 23, No. 5, pp. 1030-1040 (Oct. 1988). |
“Burndy Connects Advertisement,” Electronic Engineering Times, pp. T24-T25 (Feb. 24, 1986). |
A. Kahn, “What's the Best Way to Minimize Memory Traffic,” High Performance Systems, pp. 59-67 (Sep. 1989). |
N. Margulis, “Single Chip RISC CPU Eases System Design.” High Performance Systems, pp. 34-36, 40-41, 44 (Sep. 1989). |
R. Matick, “Comparison of Memory Chip Organizations vs. Realiability in Virtual Memories,” FTCS 12th Annual International Symposium Fault-Tolerant Computing, IEEE Computer Society Fault-Tolerant Technical Committee, pp. 223-227 (Jun. 22, 1982). |
Agarwal et al., “Scaleable Director Schemes for Cache Consistency,” 15th Intern. Sump. Comp. Architecture, pp. 280-289 (Jun. 1988). |
Agarwal et al., “An Analytical Cache Model,” ACM Trans. on Computer Systems, vol. 7 No. 2, pp. 184-215 (May 1989). |
Davidson, “Electrical Design of a High Speed Computer Package”, IBM J. Res. Develop., vol. 26, No. 3, pp. 349-361 (1982). |
Hart, “Multiple Chips Speed CPU Subsystems”, High-Performance Systems, pp. 26-55 (Sep. 1989). |
Beresford, “How to Tame High Speed Design”, High-Performance Systems, pp. 78-83 (Sep. 1989). |
Carson, “Advance On-Focal Plane Signal Processing for Non-Planar Infared Mosaics,” SPIE, vol. 311, pp. 53-58 (1981). |
Horowitz et al., “MIPS-X: A 20-MIPS Peak 32-Bit Microprocessor with ON-Chip Cache,” IEEE J. Solid State Circuits, vol. SC-22, No. 5, pp. 790-799 (Oct. 1987). |
Kwon et al., “Memory Chip Organizations for Improved Reliability in Virtual Memories,” IBM Technical Disclosure Bulletin, vol. 25, No. 6, Nov. 1982, pp. 2952-2957. |
Pease et al., “Physical Limits to the Useful Packaging Density of Electronic Systems,” IBM J. Res. Develop. vol. 32 No. 5, (Sep., 1988). |
Peterson, “System-Level Concerns Set Performance Gains,” High-Performance Systems, pp. 71-77 (Sep. 1989). |
Wooley et al., “Active Substrate System Integration,” Private Communication, Semiconductor Research Corporation, 4 pages (Mar. 15, 1988). |
H. Schumacher, “CMOS Subnanosecond True-ECL Output Buffer,” IEEE Journal of Solid-State Circuits, vol. 25, No. 1, pp. 150-154 (Feb. 1990). |
Kimura et al., “Power Reduction Techniques in Megabit DRAM's”, IEEE Journal of Solid-State Circuits, vol. SC-21, No. 3, Jun. 1968. |
Nogami et al., “1-Mbit Virtually Static RAM, IEEE Journal of Solid-State Circuits”, vol. SC-21, No. 5, Oct. 1986. |
Ohta et al., “A 1-Mbit DRAM with 33-MHz Serial I/O Ports”, IEEE Journal of Solid-State Circuits, vol. SC-21, No. 5, Oct. 1986. |