This application is a continuation-in-part of co-pending application Ser. No. 08/821,326 filed Mar. 21, 1997, and a continuation-in-part of co-pending application Ser. No. 08/869,277 filed Jun. 4, 1997 and entitled “Memory Centric Controller.” The prior applications are incorporated herein by this reference.
| Number | Name | Date | Kind |
|---|---|---|---|
| 4086629 | Desyllas et al. | Apr 1978 | A |
| 4757393 | Kitson et al. | Jun 1988 | A |
| 4862407 | Fette et al. | Aug 1989 | A |
| 4984205 | Sugibayashi | Jan 1991 | A |
| 5088053 | Sprague et al. | Feb 1992 | A |
| 5179691 | O'Brien et al. | Jan 1993 | A |
| 5185694 | Edenfield et al. | Feb 1993 | A |
| 5230042 | Masaki et al. | Jul 1993 | A |
| 5329630 | Baldwin | Jul 1994 | A |
| 5396634 | Zaidi et al. | Mar 1995 | A |
| 5412740 | Fadavi-Ardekani | May 1995 | A |
| 5434989 | Yamaguchi | Jul 1995 | A |
| 5448715 | Lelm et al. | Sep 1995 | A |
| 5515329 | Dalton et al. | May 1996 | A |
| 5530946 | Bouvier et al. | Jun 1996 | A |
| 5627994 | Levy et al. | May 1997 | A |
| 5659543 | Ater et al. | Aug 1997 | A |
| 5838334 | Dye | Nov 1998 | A |
| 5841444 | Mun et al. | Nov 1998 | A |
| Number | Date | Country |
|---|---|---|
| 4432217 | Mar 1995 | DE |
| 19713178 | Jan 1998 | DE |
| 19735981 | Mar 1998 | DE |
| 0139254 | Feb 1985 | EP |
| 90101507.3 | Jan 1990 | EP |
| 90306464.0 | Jun 1990 | EP |
| 91109333.4 | Jul 1991 | EP |
| 0498107 | Dec 1992 | EP |
| 0590807 | Jun 1994 | EP |
| 0741356 | Jun 1996 | EP |
| 9703849.1 | May 1997 | EP |
| 2155671 | Sep 1985 | GB |
| 8510106 | Sep 1985 | GB |
| 09034783 | Jul 1997 | JP |
| PCTUS9310836 | Jun 1994 | WO |
| WO 9412929 | Jun 1994 | WO |
| WO 9734231 | Sep 1997 | WO |
| PCTUS9805666 | Oct 1998 | WO |
| Entry |
|---|
| Article by Karl Guttag et al, A Single-Chip Multiprocessor for Multimedia: The MVP, 11/92. |
| Conference materials by Yoshihiro Fujita et al, A Dataflow Image Processing System TIP-4, 9/89. |
| Article by Gordon Lang et al, An Optimum Parallel Architecture for High-Speed Real-Time Digital Signal Processing, 2/88. |
| Paper by M.C. Ertem, A Reconfigurable Co-Processor for Microprocessor Systems, 6/87. |
| Article by A.C. Davies et al, Interfacing a Hardware Multiplier to a General Purpose Microprocessor, 10/77. |
| Integrated Device Technology, Inc., 32K×32 CacheRAM With Interleaved/Linear Burst Counter; (Jul. 1996); IDT71V432; pp. 1-14. |
| IEEE Times, NEC Turns Virtual Channel on Memory Latencies, Nov. 17, 1997, pp. 4-7. |
| Integrated Device Technology, Inc., 32K×32 MCache Synchonous Pipelined Cache RAM; (1996); IDT71F432; pp. 13.1.1-5. |
| Integrated Device Technology, Inc., 256KB/512KB Pipelined Burst Fusion Memory Secondary Cache Modules; (Jul., 1996); IDT7MPV6204, 5, 6, 8; pp. 1-7. |
| Integrated Device Technology, Inc., High-Speed 16K×8 Dual-Port Static RAM; (1990); IDT7006S/L; pp. 1-21. |
| Texas Instruments, Advance Information, TMS44460, TMS46460, TMS46460P, 1048576-Word by 4-Bit Dynamic Random-Access Memories, Jun., 1995, pp. 4-5-4-6. |
| DSP56002 Architecture and Addressing Modes, chapter 3, pp. 43-75. |
| Number | Date | Country | |
|---|---|---|---|
| Parent | 08/869277 | Jun 1997 | US |
| Child | 08/869148 | US | |
| Parent | 08/821326 | Mar 1997 | US |
| Child | 08/869277 | US |