S. Patil and T. Welch, "A Programmable Logic Approach for VLSI", IEEE Trans. on Computers, vol. C-28, No. 9, 1979, pp. 594-601. |
Xilinx and Hamilton/Avnet Present Logic Cell Arrays.TM.: The User Programmable Gate Arrays, Xilinx, Inc. |
L. Snyder, "Introduction to the Configurable Highly Parallel Computer, Jan. " IEEE Computer, Jan. 1982, pp. 47-55. |
S. Patil, "A Micro-Modular Implementation of the Control Modules of Basic Macro-modular Circuits", M.I.T. Corp. Str. Group Memo 43, Oct. 1969. |
M. Stucki, "Synthesis of Level Sequential Circuits", Computer Systems Lab, Washington University, (date not available). |
J. Dennis and S. Patil, "Speed Independent Asynchronous Circuits," M.I.T. Comput. Str. Group Memo No. 54, Jan. 1971. |
S. Patil and J. Dennis, "The Description and Realization of Digital Systems, " M.I.T. Comput. Str. Group Memo No. 71, Oct. 1972. |
S. Patil, "Circuit Implementation of Petri Nets", M.I.T. Comput. Str. Group Memo No. 73, 1972. |
J. Jump, "Asynchronous Control Arrays," IEEE Trans. on Computers, vol. C-23, No. 10, Oct. 1974, pp.1020-1029. |
S. Patil, "Cellular Arrays for Asynchronous Control," M.I.T. Comput. Str. Group. Memo No. 122, Apr. 1975. |
D. Misunas, "Petri Nets and Speed Independent Design," Comm. of the ACM, vol. 16, No. 8, Aug. 1973, pp. 474-481. |
T. Agerwala, "Putting Petri Nets to Work, " IEEE Computer, Dec. 1979, pp. 85-94. |
C. Seitz, "Concurrent VLSI Architectures," IEEE Trans. on Computers, vol. C-33, No. 12, 1984 at pp. 1247-1265. |
L. Snyder, "Parallel Programming and the Poker Programming Environment," IEEE Computer, Jul. 1984, pp. 27-33. |
"Storage/Logic Arrays Finally Get Practical," Electronics, Jan. 20, 1986, at pp. 29-33. |
P. Israelson et al., "Comparison of the Path Programmable Logic Design Methodology . . . ", Proc. IEEE Int'l Conf. on Computer Design, Oct. 10, 1985, pp. 73-76. |
"Logic Designers Toss Out the Clock," Electronics, Dec. 9, 1985, pp. 42-45. |
R. Collett, "Programmable Logic Soars Into New Dimensions," Digital Design, Apr. 1985, pp. 42-54. |
D. Wills, "Ultra-Fine Grain Processing Architectures," M.I.T. VLSI Memo No. 85-245, May 1985. |
E. Pacas-Skewes, "A Design Methodology for Digital Systems Using Petri Nets, " Ph.D. diss., U. of Texas at Austin, 1979. |