Claims
- 1. An integrated circuit, comprising:a first circuit that has an output which provides a first signal that indicates a first delay; and a plurality of programmable delay; circuits each of which have a program input coupled to the output of the first circuit.
- 2. The integrated circuit of claim 1, wherein the first circuit comprises a plurality of fuses coupled together to provide the first signal to indicate the first delay, the first delay selected by blowing selected fuses of the plurality of fuses.
- 3. The integrated circuit of claim 1, wherein the first circuit is a non-volatile memory.
- 4. The integrated circuit of claim 1, further comprising:a second circuit that has an output which provides a second signal that indicates a second delay; and a second plurality of programmable delay circuits, each of which have a program input coupled to the output of the second circuit.
- 5. A memory, comprising:a plurality of memory arrays; a plurality of fuses coupled together to provide a selection signal according to which fuses of the plurality of fuses are blown; and a plurality of programmable delay circuits, coupled to the memory arrays and coupled for receiving the selection signal, wherein each of the programmable delay circuits of the plurality of delay circuits is associated with a memory array of the plurality of memory arrays and located in close proximity thereto and programmed by the selection signal.
- 6. The memory of claim 5, wherein each of the programmable delay circuits provides a clock output signal to the memory array of the plurality of memory arrays in which it is in close proximity.
- 7. A memory, comprising:a plurality of memory blocks; a first circuit that has an output which provides a first signal that indicates a first delay; a first plurality of programmable delay circuits, coupled to the plurality of memory blocks and coupled for receiving the first signal, wherein each of the programmable delays outputs of the first plurality of programmable delays circuits is associated with a memory block of the plurality of memory blocks and is coupled to the output of the first circuit.
- 8. The memory of claim 7, wherein the first signal comprises a plurality of binary bits.
- 9. The memory of claim 7, further comprising:a plurality of circuits coupled to the plurality of memory blocks; a second circuit that has an output which provides a second signal that indicates a second delay; and a second plurality of programmable delay circuits each coupled to the output of the second circuit and to the plurality of circuits.
RELATED U.S. PATENTS
1. Divisional of U.S. Pat. No. 6,111,796, application Ser. No. 09/259,454, filed Mar. 1, 1999, entitled “Programmable Delay Control For Sense Amplifiers in a Memory,” assigned to the assignee hereof.
2. Related to U.S. Pat. No. 5,978,286, application Ser. No. 09/259,455, filed Mar. 1, 1999, entitled “Timing Control of Amplifiers in a Memory,” assigned to the assignee hereof.
US Referenced Citations (9)
Number |
Name |
Date |
Kind |
4905192 |
Nogami et al. |
Feb 1990 |
A |
5204559 |
Deyhimy et al. |
Apr 1993 |
A |
5289413 |
Tsuchida et al. |
Feb 1994 |
A |
5321661 |
Iwakiri et al. |
Jun 1994 |
A |
5920510 |
Yukutake et al. |
Jul 1999 |
A |
5933032 |
Shah et al. |
Aug 1999 |
A |
5978286 |
Chang et al. |
Nov 1999 |
A |
6031775 |
Chang et al. |
Feb 2000 |
A |
6111796 |
Chang et al. |
Aug 2000 |
A |