Claims
- 1. Integrated circuitry including a field effect transistor, comprising:
- a floating gate transistor having a gate construction which includes a first gate dielectric layer, an overlying floating gate layer which covers the first gate dielectric layer, a second gate dielectric layer covering the floating gate layer, an outwardly disposed contact gate which is disposed in covering relation over the entire second gate dielectric layer, and a pair of opposing source and drain regions, the gate construction having opposite sidewalls;
- an oxide layer disposed in covering relation over each of the opposite sidewalls;
- a sidewall spacer positioned on the oxide layer and in covering relation relative to each of the opposite sidewalls;
- a shielding layer of aluminum having a thickness of about 50 to about 200 Angstroms and which is positioned in covering relation over the sidewall spacers;
- an electrically conductive layer disposed in ohmic electrical contact with the source and drain regions, and separated from the aluminum shielding layer; and
- a dielectric layer selected from the group consisting essentially of BPSG and silicon dioxide.
RELATED PATENT DATA
The present application is a divisional application of application Ser. No. 08/627,778 and which was filed on Apr. 1, 1996.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
5068697 |
Noda et al. |
Nov 1991 |
|
5422504 |
Chang et al. |
Jun 1995 |
|
5534456 |
Yuan et al. |
Jul 1996 |
|
5614748 |
Nakajima et al. |
Mar 1997 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
57-130474 |
Aug 1982 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
627778 |
Apr 1996 |
|