Claims
- 1. A semiconductor device, comprising:
- a silicon substrate;
- a gate formed on said substrate, said gate having first and second sidewalls;
- first and second sidewall spacers formed on said first and second sidewalls of said gate wherein said first and second sidewall spacers comprise silicon nitride;
- first and second palladium silicide contacts, said first and second sidewall spacers insulating said gate from said first and second palladium silicide contacts;
- a single raised source structure partially above and partially below said substrate, under said first palladium contact, said first sidewall spacer insulating said gate from said source structure; and
- a single raised drain structure partially above and partially below said substrate, under said second palladium contact, said second sidewall spacer insulating said gate from said drain structure.
- 2. A semiconductor device according to claim 1, wherein said gate comprises a gate insulating film, a polysilicon layer formed on said gate insulating film, a silicide layer formed on said polysilicon layer, and an insulating layer formed on said silicide layer.
- 3. A semiconductor device according to claim 2, wherein said gate insulating film has a thickness of approximately 5 nm, said silicide layer has a thickness of approximately 150 nm, and said insulating layer has a thickness of approximately 200 nm.
- 4. A semiconductor device according to claim 1, wherein said first and second sidewall spacers each have a thickness of approximately 20-30 nm.
- 5. A semiconductor device according to claim 1, wherein said first and second palladium silicide contacts each have a thickness of approximately 33 nm.
- 6. A semiconductor device according to claim 1, wherein said first and second palladium silicide contacts are each formed by a self-aligning process.
- 7. A semiconductor device according to claim 1, wherein:
- said first and second palladium silicide contacts are formed by reacting palladium with portions of said silicon substrate;
- said single raised source structure is formed by transporting doped silicon through said first palladium silicide contact such that said first palladium silicide contact is lifted above said source structure; and
- said single raised drain structure is formed by transporting doped silicon through said second palladium silicide contact, such that said second palladium silicide contact is lifted above said drain structure.
- 8. A semiconductor device according to claim 7, wherein said gate comprises a gate insulating film, a polysilicon layer formed on said gate insulating film, a silicide layer formed on said polysilicon layer, and an insulating layer formed on said silicide layer.
- 9. A semiconductor device according to claim 8, wherein said gate insulating film has a thickness of approximately 5 nm, said silicide layer has a thickness of approximately 150 nm, and said insulating layer has a thickness of approximately 200 nm.
- 10. A semiconductor device according to claim 7, wherein said first and second sidewall spacers each have a thickness of approximately 20-30 nm.
- 11. A semiconductor device according to claim 7, wherein said first and second palladium silicide contacts each have a thickness of approximately 33 nm.
- 12. A semiconductor device according to claim 7, wherein said first and second palladium silicide contacts are each formed by a self-aligning process.
- 13. A semiconductor device according to claim 1, wherein:
- said first and second palladium silicide contacts are formed by reacting palladium with portions of said silicon substrate;
- said single raised source structure is formed by transporting doped silicon through said first palladium silicide contact such that said first palladium silicide contact is lifted above said source structure; and
- said single raised drain structure is formed by transporting doped silicon through said second palladium silicide contact, such that said second palladium silicide contact is lifted above said drain structure.
Parent Case Info
This is a Continuation of application Ser. No. 08/618,688, filed Mar. 21, 1996, abandoned, which is a Continuation of application Ser. No. 08/356,434, filed Dec. 15, 1994, abandoned, which is a Division of application Ser. No, 08/246,532, filed May 20, 1994, now U.S. Pat. No. 5,409,853.
US Referenced Citations (17)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0245480 |
Sep 1992 |
JPX |
Non-Patent Literature Citations (4)
Entry |
J. Electrochem, Soc.: Solid-State Science and Technology, vol. 122, No. 12, "Kinetics of the Initial Stage of Si Transport Through Pd-Silicide for Epitaxial Growth" by Z.L. Liau, et al., pp. 1696-1700. |
Journal of Applied Physics, vol. 46, No. 7, Jul. 1975, "Solid-Phase Epitaxial Growth of Si Through Palladium Silicide Layers" by C. Canali, et al., pp. 2831-2836. |
Applied Physics Letters, vol. 28, No. 3, 1 Feb. 1976, "Antimony Doping of Si Layers Grown by Solid-Phase Epitaxy" by S.S. Lau, et al., pp. 148-150. |
Poate, Tu, Mayer, "Thin Film--Interdiffusion and Reactions", Wiley and Sons, New York (1978), pp. 450-460. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
246532 |
May 1994 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
618688 |
Mar 1996 |
|
Parent |
356434 |
Dec 1994 |
|