This application is the national stage application under 35 U.S.C. §371 of International Application No. PCT/FR2012/052246 and claims the benefit of Intl Application No. PCT/FR2012/052246, filed Oct. 4, 2012, and French Application No. 11/58942, filed Oct. 4, 2011, the entire disclosures of which are incorporated herein by reference in their entireties.
The present invention relates to a RAM memory cell with one transistor.
A memory cell with one transistor has already been described by the present inventors in unpublished French patent application 10/52612 of Jul. 4, 2010 (B10224).
This French patent application also describes a write and read mode for this memory cell.
To write a 1, a relatively high positive voltage, for example, from 1 to 3 volts, is first applied to the transistor drain, and the gate is set to a positive potential for a short time, while the positive voltage is applied to the drain. As a result, a channel region is formed in the upper bulk region (during this phase, a low proportion of current may without any disadvantage flow through the lower bulk region) while electrons flow from the source to the drain. Given that the drain-source potential difference is selected to be relatively high, these electrons will create by impact electron-hole pairs in the upper bulk region. The created electrons take part in the current flow, and the holes remain in the upper bulk region. If the current flow between source and drain is abruptly interrupted, by switching the gate to a negative potential before switching the drain, holes will remain in upper bulk region 13.
To write a 0 into the memory cell, the gate is made positive again but this time, drain 8 is connected to a slightly positive, zero, or even negative voltage. Then, the source-drain potential difference is insufficient for the creation of electron-hole pairs and, due to the electrostatic biasing created by the gate in upper bulk region 13, the holes that may be present in this upper bulk region will be drained off to the drain and/or to the source. Thus, in one case (writing of a 1), holes are stored in upper bulk region 13 and in the other case (writing of a 0), no charge is stored in this upper bulk region.
In read phase, a negative voltage is applied to the gate and a slightly positive voltage is applied to the drain. In hold phase, a negative voltage is applied to the gate and a zero voltage is applied to the drain.
In the case where a 0 has been stored, that is, no charge is stored in upper bulk region 13, the transistors in parallel sharing a same drain and a same source are both blocked: no current flows through the transistor corresponding to the upper bulk region since the gate is negative, and the negative gate voltage depletes the lower bulk region which thus also lets no current flow. It should be understood that the upper bulk region should be sufficiently thin for the gate to have a sufficient influence on the lower bulk region, whereby it has been indicated that the upper bulk region has a thickness preferably close to 10 nm.
However, in the case where a 1 has been written, that is, positive charges are stored in upper bulk region 13, no current flows through the transistor corresponding to this upper bulk region since the gate is negative and no electric channel region is created in the upper bulk region. However, the positive charges stored in the upper bulk region shield the negative gate potential and an electron current will flow through the transistor having, as a source and drain, regions 7 and 8 and, as a bulk, non-depleted lower bulk region 14.
Thus, a state 1 may be recognized from a state 0 by the flowing of a current or the fact that no current flows during a read phase.
It should also be noted that due to the fact that during the read state, only a slightly positive potential is applied to the drain, no charges are created by impact in lower bulk region 14 during a reading.
It should be noted that in the embodiment illustrated in
An object of an embodiment of the present invention is to provide a memory cell structure with one transistor, which is more sensitive than the structure described in the above-mentioned patent application, that is, in particular, which is controllable and which can be maintained in hold mode by lower voltages.
An object of an embodiment of the present invention is to provide such a memory cell having a ratio of the read current at state 1 to the read current at state 0 which is even greater than in prior art devices.
An object of an embodiment of the present invention is to provide such a memory cell which can be even more miniaturized than prior devices and, particularly, which can have a shorter gate length.
An object of an embodiment of the present invention is to provide such a memory cell which can be manufactured in a way compatible with emerging FinFET transistor and nanowire transistor technologies where the gate length is 22 nm or less.
Thus, an embodiment of the present invention provides a memory cell formed of a semiconductor nanorod having ends heavily doped to form source and drain regions and having its central portion comprising, between the source and drain regions, an N-type region surrounded on the most part of its periphery with a quasi-intrinsic P-type region, the P-type region being itself surrounded with an insulated gate.
According to an embodiment of the present invention, the doping level of the N-type region is in the range from 2.1018 to 2.1019 atoms per cm3 (i.e. 2×1018 to 2×1019 atoms per cm3) and the doping level of the P-type region is in the range from 1014 to 1016 atoms per cm3.
According to an embodiment of the present invention, the nanorod is formed of a piece of silicon formed in a silicon-on-insulator layer.
According to an embodiment of the present invention, the nanorod is formed of a piece of a silicon nanowire.
According to an embodiment of the present invention, the length of the gate is shorter than the length of the P-type region, that it surrounds.
The foregoing and other features and advantages will be discussed in detail, in the following non-limiting description of specific embodiments in connection with the accompanying drawings, among which:
As usual, in the representation of micro- and nano-components, the various drawings are not to scale.
It should be understood that the structure may be simply manufactured by first forming a nanorod (in a cross-section plane perpendicular to the cross-section plane of
The memory cell may be programmed by band-to-band (BTB) tunneling, or by impact ionization.
The dimensions from the source to the drain (horizontal in
length between the drain and source (channel length): 22 nm
width of N region 104: 20 nm
thickness of P region 105: 4 nm
gate oxide thickness: 2 nm
total width (including the gate): 32 nm.
The above example is given in the context of a technology where the channel length is 22 nm, but may be adapted to the case of future technologies where channel lengths of 14 nm, and then of 11 nm, are envisaged. Indeed, an advantage of the memory cell described herein is that, given the surrounding configuration of the gate, an efficient gate can be kept even for gate lengths much shorter than those which would remain efficient for devices where the gate is simply stacked to the channel region.
According to a preferred embodiment, the central N-type portion of the intermediate region is relatively heavily doped, with a doping level in the range from 2.1018 to 2.1019 atoms per cm3, and the peripheral P-type region is a quasi-intrinsic region having a P-type doping level in the range from 1014 to 1016 atoms per cm3.
The voltages applied to the drain and to the gate (the source being grounded) may then be the following:
For the writing of a 1, the gate and drain voltages will be applied in the form of quasi-simultaneous pulses, the duration of the drain pulse being much shorter than that of the gate pulse in the case of a programming by band-to-band tunneling, and conversely in the case of a programming by impact ionization.
An advantage of the memory cell described herein is that state 1 is stable. However, the holding of a state 0 requires a refreshment. The holding time may however be longer than 100 ms. It should be noted that this holding time is improved if, as illustrated in
An advantage of the memory cell described herein is that its programming, its holding, and its reading can be ensured by particularly low voltages.
Specific embodiments of the present invention have been described. Various alterations and modifications will occur to those skilled in the art. In particular, various materials may be selected to form the gate insulator, particularly silicon oxide, silicon nitride, or materials of high permittivity.
Further, an embodiment of the invention in SOI technology has been described in detail hereinabove, where a silicon nanorod is formed in a thin silicon layer coating an insulating layer 111. According to an alternative embodiment, the silicon nanorod may be defined in an epitaxial silicon layer formed on a silicon substrate (solid substrate). In the context of the embodiment described herein, this substrate will be a P-type substrate and the epitaxial layer will be an N-type layer. It should be noted that in the case of an embodiment on a solid substrate, it is possible for the read current of a 0 not to be strictly zero, but that it will in all cases have a negligible value as compared with the read current of a 1.
Number | Date | Country | Kind |
---|---|---|---|
11 58942 | Oct 2011 | FR | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/FR2012/052246 | 10/4/2012 | WO | 00 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2013/050707 | 4/11/2013 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
6855606 | Chen et al. | Feb 2005 | B2 |
6930343 | Choi et al. | Aug 2005 | B2 |
7164181 | Osipov et al. | Jan 2007 | B2 |
7382648 | Bockrath | Jun 2008 | B2 |
7482652 | Yang | Jan 2009 | B1 |
7768825 | Kao et al. | Aug 2010 | B2 |
7851841 | Duan et al. | Dec 2010 | B2 |
8097922 | Balandin et al. | Jan 2012 | B1 |
20050051805 | Kim et al. | Mar 2005 | A1 |
20050121706 | Chen et al. | Jun 2005 | A1 |
20060092739 | Fujita et al. | May 2006 | A1 |
20060158760 | Portico Ambrosio et al. | Jul 2006 | A1 |
20060204428 | Noy et al. | Sep 2006 | A1 |
20070272951 | Lieber et al. | Nov 2007 | A1 |
20070278572 | Ban et al. | Dec 2007 | A1 |
20080068876 | Sandhu et al. | Mar 2008 | A1 |
20080173864 | Fujita et al. | Jul 2008 | A1 |
20080272366 | Moon et al. | Nov 2008 | A1 |
20090072223 | Awano | Mar 2009 | A1 |
20090114904 | Baik et al. | May 2009 | A1 |
20090278556 | Man et al. | Nov 2009 | A1 |
20100072459 | Bertin et al. | Mar 2010 | A1 |
20100149864 | Ertosun et al. | Jun 2010 | A1 |
20110133161 | Bangsaruntip et al. | Jun 2011 | A1 |
20110156133 | Appenzeller et al. | Jun 2011 | A1 |
20110168968 | Yang et al. | Jul 2011 | A1 |
20110180871 | Anderson et al. | Jul 2011 | A1 |
20120217468 | Tekleab et al. | Aug 2012 | A1 |
20120261646 | Zhou et al. | Oct 2012 | A1 |
20130309826 | Ramkumar et al. | Nov 2013 | A1 |
Number | Date | Country |
---|---|---|
8808617 | Nov 1988 | WO |
2010068385 | Jun 2010 | WO |
2011124855 | Oct 2011 | WO |
Entry |
---|
International Search Report dated Jan. 3, 2013 for related PCT application No. PCT/FR2012/052246. |
Ertosun et al., “Investigation of Capacitorless Double-Gate Single-Transistor DRAM: With and Without Quantum Well”, IEEE Transactions on Electron Devices, vol. 57, No. 3, pp. 608-613, Mar. 2010. |
Ertosun et al., “Characteristics of the Capacitorless Double Gate Quantum Well Single Transistor DRAM”, IEEE, 4 Pages, 2009. |
Collacrt, N. et al., “Optimizing the Readout Bias for the Capacitorless 1T Bulk FinFET RAM Cell”, IEEE Electron Device Letters, vol. 30, No. 12, pp. 1377-1379, Dec. 2009. |
Tanaka, T. et al., “Scalability Study on a Capacitorless 1T-DRAM: From Single-gate PD-SOI to Double-gate FinDRAM”, IEEE, pp. 37.5.1-37.5.4, 2004. |
Number | Date | Country | |
---|---|---|---|
20140299835 A1 | Oct 2014 | US |