Claims
- 1. A semiconductor chip having isolated islands comprising:
- a substrate;
- a first heavily doped epitaxial layer on said substrate;
- a second lightly doped epitaxial layer on said first layer;
- a pair of spaced deep trenches defining one dimension of said islands, said deep trenches extending from the top surface of said second layer, through said first layer and into said substrate, each said deep trench having interior walls comprising sidewalls and a bottom surface, the bottom surface being located within said substrate;
- an insulating layer on the interior walls of said deep trenches, said insulating layer extending along the sidewalls of said deep trenches from the top surface of said second layer, through said first layer and into said substrate, said insulating layer further covering the bottom surfaces of said deep trenches; and
- a pair of spaced shallow trenches extending fully between said deep trenches and defining a second dimension of said islands, said shallow trenches extending from the top surface of said second layer to said substrate;
- said first layer covering said substrate except at the locations of said islands, said deep trenches and said shallow trenches;
- said islands being spaced from said substrate by an amount equal to the thickness of said first layer.
- 2. The chip defined in claim 1 wherein (i) said shallow trenches and (ii) the spaces between said islands and said substrate are filled with dielectric material including air.
- 3. The chip defined in claim 2 wherein said dielectric material further includes at least one dielectric of the group consisting of silicon dioxide, polysilicon and polymer.
- 4. The chip defined in claim 1 wherein said first and second layers are N.sup.+ and N.sup.- doped silicon, respectively.
- 5. The chip defined in claim 1 wherein a space interior to said insulating layer on the interior walls of each said deep trench is filled with one of the group consisting of polysilicon and borosilicate glass, and further wherein the resulting filled space is capped with silicon dioxide.
- 6. A semiconductor chip having isolated islands comprising:
- a substrate;
- a first heavily doped epitaxial layer on said substrate, said first heavily doped epitaxial layer comprising N.sup.+ doped silicon;
- a second lightly doped epitaxial layer on said first layer, said second lightly doped epitaxial layer comprising N.sup.- doped silicon;
- a pair of spaced deep trenches defining one dimension of said islands, said deep trenches extending from the top surface of said second layer, through said first layer and into said substrate, each said deep trench having interior walls comprising sidewalls and a bottom surface, the bottom surface being located within said substrate;
- an insulating layer on the interior walls of said deep trenches, said insulating layer extending along the sidewalls of said deep trenches from the top surface of said second layer, through said first layer and into said substrate, said insulating layer further covering the bottom surfaces of said deep trenches, wherein a space interior to said insulating layer on the interior walls of each said deep trench is filled with one of the group consisting of polysilicon and borosilicate glass, and further wherein the resulting filled space is capped with silicon dioxide; and
- a pair of spaced shallow trenches extending fully between said deep trenches and defining a second dimension of said islands, said shallow trenches extending from the top surface of said second layer to said substrate;
- said first layer covering said substrate except at the locations of said islands, said pair of deep trenches and said pair of shallow trenches;
- said islands being spaced from said substrate by an amount equal to the thickness of said first layer.
- 7. The chip defined in claim 6 wherein (i) said shallow trenches and (ii) the spaces between said islands and said substrate are filled with dielectric material including air.
- 8. The chip defined in claim 7 wherein said dielectric material further includes at least one dielectric of the group consisting of silicon dioxide, polysilicon and polymer.
Parent Case Info
This is a divisional application of application Ser. No. 08/037,855, filed Mar. 29, 1993, U.S. Pat. No. 5,306,659.
US Referenced Citations (8)
Non-Patent Literature Citations (2)
Entry |
P. E. Cade et al, "Methods of Producing Single-Crystal Silicon on Silicon Dioxide", IBM Technical Disclosure Bulletin, vol. 28, No. 5, Oct. 1985, pp. 1855-1856. |
H. Horie et al., "A New SOI Fabrication Technique for Ultrathin Active Layer of Less the 80 nm", 1990 IEEE Symposium on VLSI Technology, pp. 93-94, 1990. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
37855 |
Mar 1993 |
|