Recessed gate silicon-on-insulator floating body device with self-aligned lateral isolation

Information

  • Patent Grant
  • 7947543
  • Patent Number
    7,947,543
  • Date Filed
    Friday, September 25, 2009
    15 years ago
  • Date Issued
    Tuesday, May 24, 2011
    13 years ago
Abstract
Embodiments of a manufacturing process for recessed gate devices on silicon-on-insulator (SOI) substrate with self-aligned lateral isolation are described. This allows the creation of true in-pitch recessed gate devices without requiring an extra isolation dimension. A lateral isolation trench is formed between pairs of recessed gate devices by etching the silicon-on-insulator area down to a buried oxide layer on which the silicon-on-insulator layer is formed. The position of the trench is self-aligned and defined by the gate width and the dimension of spacers disposed on either side of the gate. The isolation trench is filled with a dielectric material and then etched back to the middle of the SOI body and the remaining volume is filled with a doped conductive material. The doped conductor is subject to a thermal cycle to create source and drain regions of the device through out-diffusion of the doped material.
Description
FIELD

Embodiments of the invention relate generally to semiconductor manufacturing, and more specifically to manufacturing processes for memory cell circuits.


BACKGROUND

Computing systems typically move vast amounts of data and have three types or levels of memory: on-chip or embedded memory in the processor itself (e.g., embedded SRAM or embedded DRAM), main memory (e.g., standalone DRAM), and non-volatile memory (e.g., hard disk drives, magnetic tape, etc.). Dynamic Random Access Memory (DRAM) is essentially used as the main memory of the system. Over the years, the electronics industry has developed DRAM memories that feature reduced bit cell sizes, higher densities, and reduced costs. In order to gain further cost and miniaturization advantages, a great deal of emphasis has been placed on reducing bit cell size to maximize the amount of memory available in a given amount of silicon area. One important parameter associated with semiconductor memories, such as DRAM devices is the feature size of the transistor device that comprises the memory cell. In general, the feature size of the transistor is denoted F, where F corresponds to the minimum gate length that can be produced in the manufacturing process for a circuit. Under present manufacturing systems, the bit-cell area for a one-transistor, one-capacitor DRAM device is typically on the order of 2 F by 3 F to 4 F, which corresponds to a total area of 6 F2 to 8F2.


DRAM devices have traditionally been made using a simple one-transistor/one-capacitor structure for the basis of each storage cell. Transistor scaling for ever-smaller (higher density) devices presents many challenges. Among others, at small dimensions, various parasitic effects start to appear. Various processing technologies have been developed to overcome these effects, and allow the continuing miniaturization of microelectronic devices. One such technology is Silicon-on-Insulator (SOI) technology, in which a layered silicon-insulator substrate is used in place of conventional silicon substrates. In an SOI device, the active circuit layer is isolated from the substrate. SOI transistors generally have an electrically floating body region. Recent technology has been developed to use this floating-body as an alternative to discrete-trench or stacked-capacitor structures to store information and create a memory bit cell. One such technology is represented by Z-RAM® cells, which consist of a single transistor per bit-cell, with zero capacitors, thus eliminating the deep trench or the complex stacked capacitor. Z-RAM® was developed by, and is a trademark of Innovative Silicon, Inc. of Switzerland. Aspects of the Z-RAM technology, devices, and manufacture are described in the following United States Patent Applications, among others: U.S. application Ser. No. 12/053,398, filed Mar. 21, 2008, and entitled “Manufacturing Process for Zero-Capacitor Random Access Memory Circuits,” and U.S. application Ser. No. 12/019,320, filed Jan. 24, 2008, and entitled “Semiconductor Device with Electrically Floating Body,” each of which is herein incorporated by reference in its entirety.


For SOI structures, the floating body effect is usually an undesirable parasitic element. Embodiments of the present invention are directed to using the parasitic floating body effect advantageously as the basis for various new processing technologies. Such embodiments can be applied to SOI processing technology, as well as any other similar isolated body process technology.


As the channel lengths of DRAM devices become smaller, the densities of the devices increase. In the case of a planar transistor, the channel length of the transistor is reduced as the integration density increases. This, in turn, increases the so-called short-channel effect. In a MOSFET device, a short-channel configuration occurs when the channel length is the same order of magnitude as the depletion-layer widths of the source and drain junctions. Short-channel effects can be attributed to the limitation imposed on electron drift characteristics in the channel, and a modification of the device threshold voltage due to shortened channel length. As channel lengths are excessively decreased in planar devices, the likelihood of a device “punchthrough” effect between the source and a drain of the device is increased, resulting in malfunction of the device. Punchthrough can occur when a high voltage is placed across the transistor from the source to the drain. In this case, an undesirable conductive path is formed through the body region when the transistor should be off One solution to the punchthrough problem is the use of recessed gate manufacturing techniques in which the transistor is made with a three-dimensional shape having a recessed channel to create a recessed channel (or recessed gate) transistor. The recessed gate effectively creates a long gate length of a device without increasing the feature size of the cell due to the vertical orientation of the device in which the current flows in three-dimensions.


In general, the standard method of creating a recessed gate device is not used in an SOI device. FIG. 1 illustrates a partial array of three separate DRAM cells manufactured from SOI technology, under an embodiment. As shown in FIG. 1, a barrier layer 104 is formed on a semiconductor substrate 102. The barrier layer 104 may be formed of an oxide layer, such as the buried oxide layer (BOX) in an SOI substrate, although it may also be created by other means. A body layer 106 is formed on the barrier layer 104, and may be formed of single crystalline silicon by an epitaxy method or by the SOI substrate fabrication process. In the SOI device shown in FIG. 1, each device is fully isolated from every other device in the array. As shown in FIG. 1, the devices 101, 103 and 105 are separated by isolation layers 108. The isolation layers 108 are formed within body layer 106 and may be formed of an insulating layer, such as a high density plasma oxide layer and/or a silicon oxide layer by chemical vapor deposition, or similar methods. As shown in FIG. 1A, the isolation layers 108 extend to the surface or near the surface of the barrier layer 104. Isolation regions can be provided in two dimensions, however such isolation regions are typically created using lithography methods. That is, they are pre-etched before the gate is formed as done in a standard STI (shallow trench isolation) process. Consequently, the isolation regions are strictly bound by lithography dimension requirements.


In FIG. 1, the gate 110 is separated from the underlying silicon body 106 by a thin gate oxide (not shown) that is also an insulator or insulative layer. This and other layers that may be grown during processing of the device are not shown, but should be understood to be present by those of ordinary skill in the art.


The basic dimension of each cell is defined by the length of the gate 110 of each device. As stated above, this represents the feature size of the transistor (F). For present manufacturing processes, such as illustrated in FIG. 1, the need for substantial isolation between each cell requires that the dimensions of a cell array be a multiple of the individual feature size, F. This is due to the fact that present lithography-based technologies require a minimum printable feature size. This further adds to increased spacing between cells in an array, as well as extra photolithography processing steps.


What is desired, therefore, is a device manufacturing process that creates cell arrays of a minimal dimension and that is not limited by present lithography node rules.


What is further desired is a process that creates a self-aligned lateral isolation for an SOI recessed gate device.


What is yet further desired is a device manufacturing process that efficiently creates an underlap device to reduce the gate induced drain leakage (GIDL) effect.


INCORPORATION BY REFERENCE

Each patent, patent application, and/or publication mentioned in this specification is herein incorporated by reference in its entirety to the same extent as if each individual patent, patent application, and/or publication was specifically and individually indicated to be incorporated by reference.





BRIEF DESCRIPTION OF THE DRAWINGS

In the course of the detailed description to follow, reference will be made to the attached drawings. These drawings show different aspects of embodiments of the present invention and, where appropriate, reference numerals illustrating like structures, components, materials and/or elements in different figures are labeled similarly. It is understood that various combinations of the structures, components, materials and/or elements, other than those specifically shown, are contemplated and are within the scope of the described embodiments. Moreover, there are many inventions described and illustrated herein. The present inventions are neither limited to any single aspect nor embodiment thereof, nor to any combinations and/or permutations of such aspects and/or embodiments. Moreover, each of the aspects of the present inventions, and/or embodiments thereof, may be employed in combination with one or more other aspects of the present inventions, and/or embodiments thereof. For the sake of brevity, many of those permutations and combinations are not discussed separately herein.


Embodiments of the present invention are illustrated by way of example and not limitation in the figures of the accompanying drawings, in which like references indicate similar elements and in which:



FIG. 1 illustrates a partial array of floating-body, Silicon-on-Insulator integrated circuit devices, produced by prior art processes.



FIG. 2 is a flowchart illustrating a process of producing a recessed gate device, Silicon-on-Insulator device with self-aligned lateral isolation, under an embodiment.



FIG. 3 illustrates an initial process step of producing a recessed gate device, Silicon-on-Insulator device with self-aligned lateral isolation, under an embodiment.



FIG. 4 illustrates a subsequent process step of producing a recessed gate device, Silicon-on-Insulator device with self-aligned lateral isolation, under an embodiment.



FIG. 5 illustrates a further subsequent process step of producing a recessed gate device, Silicon-on-Insulator device with self-aligned lateral isolation, under an embodiment.



FIG. 6 illustrates a yet further subsequent process step of producing a recessed gate device, Silicon-on-Insulator device with self-aligned lateral isolation, under an embodiment.



FIG. 7 illustrates devices with source and drain regions produced by out-diffusion of the doped polysilicon layer, under an embodiment.



FIG. 8 illustrates the formation of source and drain regions in a recessed gate device, under an alternative embodiment.





DETAILED DESCRIPTION

Embodiments of a manufacturing process for producing recessed-gate, Silicon-on-Insulator integrated circuit devices with self-aligned, lateral isolation, are described. The process according to these embodiments allows for the creation of true in-pitch recessed gate devices without requiring an extra isolation dimension. A lateral isolation trench is formed between pairs of recessed gate devices by etching the silicon-on-insulator area down to a buried oxide layer on which the silicon-on-insulator layer is formed. The position of the trench is self-aligned and defined by the gate length and the dimension of spacers disposed on either side of the gate. The trench is formed by a non-lithographic etch process. The isolation trench is filled with a dielectric material and then etched back to somewhere in the middle of the SOI body, the location being as required by the optimization of the device characteristics. The remaining volume of the trench is filled with a doped conductive material such as an in-situ, n-doped poly material, although any dopant type or species can be used as necessary to create the correct device characteristics. The doped conductor is subject to a thermal cycle to create source and drain regions of the device through out-diffusion of the doped material. The source and drain regions may be formed at a defined distance from the gate to produce an underlapped device that is advantageously immune to gate induced drain leakage effects.


In the following description, numerous specific details are introduced to provide a thorough understanding of, and enabling description for, embodiments of an integrated circuit manufacturing process. One skilled in the relevant art, however, will recognize that these embodiments can be practiced without one or more of the specific details, or with other components, systems, and so on. In other instances, well-known structures or operations are not shown, or are not described in detail, to avoid obscuring aspects of the disclosed embodiments.


Silicon-on-Insulator (SOI) processes refer to the use of a layered silicon-insulator-silicon substrate instead of conventional silicon substrates in semiconductor manufacturing. Unlike conventional CMOS chips, where a transistor is placed directly on the surface of a silicon substrate, an SOI device has a thick layer of insulator (typically silicon dioxide) between the transistor and the silicon substrate to efficiently isolate transistors from the substrate. Note that after creation of a lateral isolation, the transistors become fully isolated from adjacent devices. On standard SOI wafers, there is a buried oxide layer that covers the complete surface of the wafer, and this use of a layered silicon-insulator-silicon substrate in place of a conventional silicon substrate generally reduces parasitic device capacitance or leakages and thereby improves device performances. SOI-based devices also differ from conventional silicon-built devices in that the silicon junction is above an electrical insulator, which typically is silicon dioxide.


Embodiments are directed to a manufacturing process that creates a recessed gate structure on an SOI substrate that features self-aligned lateral isolation. The lateral isolation dimension is sub-feature size so that an array of devices can be made substantially smaller than is allowed by present lithography techniques. The isolation regions between each device in the array are self-aligned to the gate and spacer of an adjacent device and are formed during post-gate production using a non-patterned process so that no etch tolerance is required for overlap error. This allows the creation of a fully isolated device that is of dimension 4F2 as opposed to 6 to 8F2, which is the typical size for devices in present DRAM arrays with full isolation. Such a method is particularly useful in, but not limited to, applications related to the manufacture of new generation memory devices.



FIG. 2 is a flowchart illustrating an overall process of producing a recessed gate SOI with self-aligned lateral isolation, under an embodiment. The process first creates a recessed gate device on an SOI substrate, process block 202. This step may utilize standard known methods of creating a recessed gate device. During this step, spacers are formed and an interlayer dielectric (ILD) layer is filled and planarized. This is followed by a contact etch process 204 in which the SOI layer is etched until the buried oxide layer is reached so that a self-aligned lateral isolation trench is formed. In process block 206, the lateral isolation trench is filled with a dielectric material, and then etched back to the SOI layer. Source-drain regions are then created through content poly fill, planarization, and out-diffusion processes, block 210. The source-drain regions are then separated from the surface channel of the gate to reduce to reduce possible gate induced drain leakage (GIDL) effects, block 212. Details of each of the process blocks of FIG. 2 are provided in the description that follows.



FIG. 3 illustrates a cross-sectional view of an array of recessed gate structures produced in block 202 of FIG. 2, under an embodiment. A partial array 300 of three identical devices, shown across a single row, is illustrated. The full array may be four, eight, or any number of devices, depending upon the specific device architecture. Embodiments of the process of FIG. 2 can be applied to arrays of any appropriate number of devices.


As shown in FIG. 3, a buried oxide layer 304 is present on a substrate layer 302, and an SOI layer 306 is present on the buried oxide layer 304. Each device has a recessed gate area 308 which may be formed by an etch process in which a mask pattern is placed over the SOI body layer 306 to allow partial removal of material to form the recess region 308. Spacers 310 are formed on either side of the gate 312. The spacers 310 are of a defined width depending on the desired circuit dimensions and constraints of the manufacturing system. In one embodiment, silicon nitride and silicon dioxide are used as the spacer and insulative materials respectively. Alternatively, any suitable materials that have high etch selectively may also be used, such as Tantalum Oxide (Ta2O5), Titanium Oxide (TiO2), Zirconium Oxide (ZrO2), Hafnium Oxide (HfO2), Aluminum Oxide (Al2O3), and other such insulators or combinations of insulators. In general, the spacer region and the top layer of the poly gate are made of the same material, and the gap region is filled with a different insulative or dielectric material. In certain cases, the spacer region and the top layer of the poly gate may be of different materials, as long as selectivity to the interlayer dielectric (ILD) and silicon layers is achieved.


Once the recessed gate structures are formed in block 202, a self-aligned lateral isolation trench is formed to provide isolation between the devices of the array. As shown in FIG. 2, this step involves etching through the dielectric layer 307 and the SOI layer 306 all the way down to the buried oxide layer 304, block 204. In an embodiment, this step can be combined with the self aligned contact etch process.


In FIG. 3 and the following related figures, the gate 312 is separated from the underlying silicon body 306 by a thin gate oxide (not shown) that is also an insulator or insulative layer. This and other layers that may be grown during processing of the device are not shown to simplify the figures and to prevent unduly complicating the description.



FIG. 4 illustrates a cross-sectional view of an array of recessed gate structures produced in block 204 of FIG. 2, under an embodiment. The etch step of block 204 creates a lateral isolation trench 402 between each pair of devices. The lateral isolation trench 402 defines a self-aligned contact area for each adjacent device. The width of lateral isolation trench 402 is defined by the width of adjacent pairs of spacers 310 disposed on either side of each device gate 312. The lateral isolation trench 402 is self-aligned to the gate and spacers of neighboring devices. In a preferred embodiment, the lateral isolation trench 402 is created through an etch process that does not require any lithography processes. For this embodiment, the spacers 310 are made of Silicon Nitride, and the etch can be made to be selective to Silicon, but not Silicon Nitride. Because lithography is not used to produce the contact area 402, the contact area is not constrained by design rules or the need for overlay tolerances. Because the isolation trench is self aligned to the device gate/spacer, there is no need to provide a tolerance to ensure that the gate is precisely between a pair of isolation regions. This eliminates the need to increase the space between devices by the overlay tolerance. For example, if the gate width is on the order of 54 nm, the contact area 402 can be on the order of 20 nm or less.


With reference to FIG. 2, as shown in block 206, once the lateral isolation trench for the contact area is formed, it is partially filled with a dielectric material, such as Silicon Oxide. In one embodiment, the partial fill is performed by filling the trench 402 back to the top or near the top of the dielectric layer 307 and then etching back down through the dielectric layer and through a portion of the SOI layer.


For the embodiment of FIG. 4, the isolation trench 402 is illustrated as a tapered trench that is narrower at the bottom than at the top. This shape reduces the possibility of creating a fill seam. Alternatively, the sides of the trench may be vertical or substantially vertical. In this case, as long as the sides are completely isolated with dielectric, it does not matter whether or not there is a fill seam. Other profiles may be possible as well, such as a trench that expands at the bottom or has a rounded cross-sectional aspect to create a more optimum electrical field. Alternatively, the trench can be formed to have rounded aspect so that the bottom is curved. The actual shape of the trench can be controlled by standard trench formation techniques, such as altering the passivation amount to control the rate and direction of the etch process.



FIG. 5 illustrates a cross-sectional view of an array of recessed gate structures produced in block 206 of FIG. 2, under an embodiment. As shown in FIG. 5, isolation trench 402 is partially filled with a dielectric material 502. The dielectric material should be filled to an amount so that it is below the top of the silicon layer 306 and above the bottom of the recessed gate 308. The exact height of the dielectric material 502 within trench 402 may be determined by a number of factors, such as the out-diffusion methodology to create the source and drain regions of the device, as well as the gate size and gate recess depth. Other factors may also be considered in determining this process feature, depending upon the constraints and requirements of the device.


The remaining hole area created by the partial etch of the dielectric material within the isolation trench is then filled with highly doped polysilicon. The procedure can be performed in several different ways, such as predoping the area with angled implants, and other similar techniques.



FIG. 6 illustrates the filling of the isolation trench above the silicon dioxide layer with a portion of doped polysilicon, under an embodiment. As can be seen in FIG. 6, a layer of doped polysilicon 602 is deposited above the silicon oxide layer 502 in isolation trench 402. The doped polysilicon layer fills the isolation trenches to the top of the dielectric material 502 level in each isolation trench 402. As shown in block 210 of FIG. 2, the doped polysilicon fill material 602 is then planarized to be made flush with the dielectric layer 307. A thermal cycle then applied to out-diffuse the doped conductor material to form the source and drain regions of the device. The fill material can be accomplished by any appropriate planarization technique, such as CMP (Chemical Mechanical Planarization).



FIG. 7 illustrates devices with source and drain regions produced by out-diffusion of the doped polysilicon layer, under an embodiment. The planarized doped conductor 702 out-diffuses when subject to a thermal cycle to form doped source and drain regions 704. Depending upon process requirements and constraints, one or more thermal cycles can be applied to the doped polysilicon to create source and drain regions proximate the floating body region. The embodiment of FIG. 7 shows a standard configuration of the source and drain region 704 in a recessed gate device. That is, the source and drain regions 704 extend from the isolation trench 402 to the recessed gate 308.


In an alternative embodiment, the source and drain regions that are created by the out-diffusion process of the doped polysilicon can be in formed in various different orientations and sizes with respect to the isolation trench and the recessed gate. In one embodiment, the thermal cycle is shortened so that the doped polysilicon 702 only partially diffuses. For this embodiment, the source and drain region do not extend to the gate oxide region. This is illustrated as block 212 of FIG. 2.


Alternate techniques to the doped polysilicon diffusion process may be used to create the source and drain areas. For example, other solid source diffusion techniques or various implantation techniques may be used.



FIG. 8 illustrates the formation of source and drain regions in a recessed gate device, under an alternative embodiment. As shown in FIG. 8, the source and drain regions 802 extend from the Silicon Oxide filled trench 402, but do not extend to the gate oxide region of recessed gate 308.


In general, the electric field is a device is at its highest concentration just beneath the gate of the device. This electric field can create a problem known as Gate Induced Drain Leakage (GIDL). FIG. 8 illustrates an underlapped device which can reduce the GIDL effect by removing the source and drain regions from the immediate proximity of the gate. The amount of underlap determined by the distance of the source/drain region from the gate oxide area can be altered depending on various factors such as gate size, tolerance to drain leakage, device turn-on and turn-off requirements, and the like. In the underlap device of FIG. 8, the electric field from the gate interacts minimally with the source-drain junction. This arrangement is an inherent feature of the manufacturing process according to embodiments. By altering one or more processing parameters, any degree of underlap may be produced.


Although embodiments have been described with respect to specific materials and processing methods, it should be understood that various alternatives are possible. For example, in one embodiment of the memory array produced by a method according to embodiments, the spacer 310 comprises silicon nitride (Si3N4), as does the insulative layer of the poly gate. The area between the spacers contacts the source/drain areas, and is filled with a dielectric material, such as silicon dioxide (SiO2). After the nitride spacers have been formed, the silicon dioxide layer is deposited and then polished to allow for straight line lithography on a planar surface. The elongated line defined by the spacers is etched using a selective etch process that removes the insulative material down to the silicon layer. The silicon nitride comprising the spacer region and the film on top of the conductive gate, act as an etch stop.


Embodiments of the device array manufacturing process can be applied to any type of transistor based integrated circuit device or array that is manufactured in layers using photolithographic techniques. In general, embodiments can be used to produce any type of device in which a long transistor is required in a small area. Embodiments can also be used to produce standalone memory devices. In general, methods according to embodiments can be used to produce standalone memory devices based on single transistor bit cells, and such devices can encompass Z-RAM® cells, or any similar memory cell that does not require a trench capacitor or similar component.


Aspects of the embodiments described herein may include a method of fabricating semiconductor memory cells comprising: forming a plurality of recessed gate devices on a silicon-on-insulator substrate formed over a buried oxide layer, each recessed gate device comprising a floating body region and spacers disposed on opposite sides of the floating body region; etching the silicon-on-insulator substrate until the buried oxide layer is reached to form a lateral isolation trench aligned to the gate by the spacer width; partially filling the lateral isolation trench with a dielectric material; filling a remaining portion of the lateral isolation trench with doped polysilicon; and thermally cycling the doped polysilicon to create source and drain regions proximate the floating body region. In an embodiment, the source and drain regions extend from the lateral isolation trench to the gate region. In an alternative embodiment, the source and drain regions extend from the lateral isolation trench and do not contact the gate region.


In an embodiment, contact areas of a device are formed by a computer-controlled fabrication process executing instructions operable to: define an insulative spacer region on opposing sides of a silicon-on-insulator transistor gate, create a lateral isolation trench between two adjacent transistor gates that is self-aligned to the gates and that is formed through a non-lithographic process so as to be unconstrained by lithography design rules to form an array of SOI devices that are isolated by sub-feature size isolation regions.


A semiconductor manufacturing process according to embodiments may be implemented in a computer or machine implemented system executed on a digital processing system that controls one or more manufacturing machines. Aspects of the manufacturing process and process flow described herein may be executed by a computer executing program instructions, or as functionality programmed into any of a variety of circuitry for semiconductor processing programs or equipment. Such programs and equipment can be embodied in various different circuits, components, or systems, including programmable logic devices (“PLDs”), such as field programmable gate arrays (“FPGAs”), programmable array logic (“PAL”) devices, electrically programmable logic and memory devices and standard cell-based devices, as well as application specific integrated circuits. Some other possibilities for implementing aspects of the semiconductor manufacturing system include: microcontrollers with memory (such as EEPROM), embedded microprocessors, firmware, software, etc. Furthermore, aspects of the described method may be embodied in microprocessors having software-based circuit emulation, discrete logic (sequential and combinatorial), custom devices, fuzzy (neural) logic, quantum devices, and hybrids of any of the above device types.


It should also be noted that the various functions disclosed herein may be described using any number of combinations of hardware, firmware, and/or as data and/or instructions embodied in various machine-readable or computer-readable media, in terms of their behavioral, register transfer, logic component, and/or other characteristics. Computer-readable media in which such formatted data and/or instructions may be embodied include, but are not limited to, storage media in various forms (e.g., optical, magnetic or semiconductor storage media) and carrier waves that may be used to transfer such formatted data and/or instructions through wireless, optical, or wired signaling media or any combination thereof. Examples of transfers of such formatted data and/or instructions by carrier waves include, but are not limited to, transfers (uploads, downloads, e-mail, etc.) over the Internet and/or other computer networks via one or more data transfer protocols (e.g., HTTP, FTP, SMTP, and so on).


Unless the context clearly requires otherwise, throughout the description and any present claims, the words “comprise,” “comprising,” and the like are to be construed in an inclusive sense as opposed to an exclusive or exhaustive sense; that is to say, in a sense of “including, but not limited to.” Words using the singular or plural number also include the plural or singular number respectively. Additionally, the words “herein,” “hereunder,” “above,” “below,” and words of similar import refer to this application as a whole and not to any particular portions of this application. When the word “or” is used in reference to a list of two or more items, that word covers all of the following interpretations of the word: any of the items in the list, all of the items in the list and any combination of the items in the list.


The above description of illustrated embodiments of the semiconductor manufacturing process and system is not intended to be exhaustive or to limit the embodiments to the precise form or instructions disclosed. While specific embodiments of, and examples are described herein for illustrative purposes, various equivalent modifications are possible within the scope of the described embodiments, as those skilled in the relevant art will recognize.


The elements and acts of the various embodiments described above can be combined to provide further embodiments. These and other changes can be made to the semiconductor manufacturing process in light of the above detailed description.


In general, in the following, the terms used should not be construed to limit the described system to the specific embodiments disclosed in the specification, but should be construed to include all operations or processes that operate thereunder.


While certain aspects of the disclosed method and system may be presented below in certain forms, the inventor contemplates the various aspects of the methodology in any number of forms. For example, while only one aspect of the describe process may be recited as embodied in machine-readable medium, other aspects may likewise be embodied in machine-readable medium. Such computer readable media may store instructions that are to be executed by a computing device (e.g., personal computer, personal digital assistant, PVR, mobile device or the like) or may be instructions (such as, for example, Verilog or a hardware description language) that when executed are designed to create a device (GPU, ASIC, or the like) or software application that when operated performs aspects described above. The claimed invention may be embodied in computer code (e.g., HDL, Verilog, etc.) that is created, stored, synthesized, and used to generate GDSII data (or its equivalent). One or more semiconductor devices, arrays, circuits or any combination thereof may then be manufactured based on this data.

Claims
  • 1. A method of fabricating semiconductor memory cells comprising: forming a plurality of recessed gate devices on a silicon-on-insulator substrate formed over a buried oxide layer, each recessed gate device comprising a floating body region and spacers disposed on opposite sides of a gate region;etching the silicon-on-insulator substrate until the buried oxide layer is reached to form a lateral isolation trench aligned to the gate by the spacer width;partially filling the lateral isolation trench with a dielectric fill material;filling a remaining portion of the lateral isolation trench with doped polysilicon; andthermally cycling the doped polysilicon to create source and drain regions proximate the floating body region.
  • 2. The method of claim 1 further comprising placing a defined mask pattern over the silicon-on-insulator substrate to allow partial removal of material to form the recess region of each recessed gate device.
  • 3. The method of claim 2 wherein the spacer comprises a silicon nitride material, and wherein dielectric fill material comprises silicon oxide.
  • 4. The method of claim 1 wherein the source and drain regions extend from the lateral isolation trench to the gate region.
  • 5. The method of claim 1 wherein the source and drain regions extend from the lateral isolation trench and do not contact the gate region.
  • 6. The method of claim 1 wherein the lateral isolation trench defines a self-aligned contact area for each device adjacent the lateral isolation trench.
  • 7. The method of claim 6 wherein the lateral isolation trench is configured to have substantially vertical sides extending from a top surface to the buried oxide layer.
  • 8. The method of claim 6 wherein the lateral isolation trench is configured to have tapered sides extending inwardly from a top surface to the buried oxide layer.
CROSS-REFERENCE TO RELATED APPLICATIONS

The present application claims the benefit of the U.S. Provisional Application No. 61/100,040 entitled “Recessed Gate Silicon-on-Insulator Floating Body Device with Self-Aligned Lateral Isolation,” and filed on Sep. 25, 2008, which is hereby incorporated by reference in its entirety.

US Referenced Citations (283)
Number Name Date Kind
3439214 Kabell Apr 1969 A
3997799 Baker Dec 1976 A
4032947 Kesel et al. Jun 1977 A
4250569 Sasaki et al. Feb 1981 A
4262340 Sasaki et al. Apr 1981 A
4298962 Hamano et al. Nov 1981 A
4371955 Sasaki Feb 1983 A
4527181 Sasaki Jul 1985 A
4630089 Sasaki et al. Dec 1986 A
4658377 McElroy Apr 1987 A
4791610 Takemae Dec 1988 A
4807195 Busch et al. Feb 1989 A
4954989 Auberton-Herve et al. Sep 1990 A
4979014 Hieda et al. Dec 1990 A
5010524 Fifield et al. Apr 1991 A
5144390 Matloubian Sep 1992 A
5164805 Lee Nov 1992 A
5258635 Nitayama et al. Nov 1993 A
5313432 Lin et al. May 1994 A
5315541 Harari et al. May 1994 A
5350938 Matsukawa Sep 1994 A
5355330 Hisamoto et al. Oct 1994 A
5388068 Ghoshal et al. Feb 1995 A
5397726 Bergemont et al. Mar 1995 A
5432730 Shubat et al. Jul 1995 A
5446299 Acovic et al. Aug 1995 A
5448513 Hu et al. Sep 1995 A
5466625 Hsieh et al. Nov 1995 A
5489792 Hu et al. Feb 1996 A
5506436 Hayashi et al. Apr 1996 A
5515383 Katoozi May 1996 A
5526307 Yiu et al. Jun 1996 A
5528062 Hsieh et al. Jun 1996 A
5568356 Schwartz Oct 1996 A
5583808 Brahmbhatt Dec 1996 A
5593912 Rajeevakumar Jan 1997 A
5606188 Bronner et al. Feb 1997 A
5608250 Kalnitsky Mar 1997 A
5627092 Alsmeier et al. May 1997 A
5631186 Park et al. May 1997 A
5677867 Hazani Oct 1997 A
5696718 Hartmann Dec 1997 A
5740099 Tanigawa Apr 1998 A
5754469 Hung et al. May 1998 A
5774411 Hsieh et al. Jun 1998 A
5778243 Aipperspach et al. Jul 1998 A
5780906 Wu et al. Jul 1998 A
5784311 Assaderaghi et al. Jul 1998 A
5798968 Lee et al. Aug 1998 A
5811283 Sun Sep 1998 A
5847411 Morii Dec 1998 A
5877978 Morishita et al. Mar 1999 A
5886376 Acovic et al. Mar 1999 A
5886385 Arisumi et al. Mar 1999 A
5897351 Forbes Apr 1999 A
5929479 Oyama Jul 1999 A
5930648 Yang Jul 1999 A
5936265 Koga Aug 1999 A
5939745 Park et al. Aug 1999 A
5943258 Houston et al. Aug 1999 A
5943581 Lu et al. Aug 1999 A
5960265 Acovic et al. Sep 1999 A
5968840 Park et al. Oct 1999 A
5977578 Tang Nov 1999 A
5982003 Hu et al. Nov 1999 A
5986914 McClure Nov 1999 A
6018172 Hidada et al. Jan 2000 A
6048756 Lee et al. Apr 2000 A
6081443 Morishita Jun 2000 A
6096598 Furukawa et al. Aug 2000 A
6097056 Hsu et al. Aug 2000 A
6097624 Chung et al. Aug 2000 A
6111778 MacDonald et al. Aug 2000 A
6121077 Hu et al. Sep 2000 A
6133597 Li et al. Oct 2000 A
6157216 Lattimore et al. Dec 2000 A
6171923 Chi et al. Jan 2001 B1
6177300 Houston et al. Jan 2001 B1
6177698 Gruening et al. Jan 2001 B1
6177708 Kuang et al. Jan 2001 B1
6214694 Leobandung et al. Apr 2001 B1
6222217 Kunikiyo Apr 2001 B1
6225158 Furukawa et al. May 2001 B1
6245613 Hsu et al. Jun 2001 B1
6252281 Yamamoto et al. Jun 2001 B1
6262935 Parris et al. Jul 2001 B1
6292424 Ohsawa Sep 2001 B1
6297090 Kim Oct 2001 B1
6300649 Hu et al. Oct 2001 B1
6320227 Lee et al. Nov 2001 B1
6333532 Davari et al. Dec 2001 B1
6333866 Ogata Dec 2001 B1
6350653 Adkisson et al. Feb 2002 B1
6351426 Ohsawa Feb 2002 B1
6359802 Lu et al. Mar 2002 B1
6384445 Hidaka et al. May 2002 B1
6391658 Gates et al. May 2002 B1
6403435 Kang et al. Jun 2002 B1
6421269 Somasekhar et al. Jul 2002 B1
6424011 Assaderaghi et al. Jul 2002 B1
6424016 Houston Jul 2002 B1
6429477 Mandelman et al. Aug 2002 B1
6432769 Fukuda et al. Aug 2002 B1
6440872 Mandelman et al. Aug 2002 B1
6441435 Chan Aug 2002 B1
6441436 Wu et al. Aug 2002 B1
6466511 Fujita et al. Oct 2002 B2
6479862 King et al. Nov 2002 B1
6480407 Keeth Nov 2002 B1
6492211 Divakaruni et al. Dec 2002 B1
6518105 Yang et al. Feb 2003 B1
6531754 Nagano et al. Mar 2003 B1
6537871 Forbes Mar 2003 B2
6538916 Ohsawa Mar 2003 B2
6544837 Divakaruni et al. Apr 2003 B1
6548848 Horiguchi et al. Apr 2003 B2
6549450 Hsu et al. Apr 2003 B1
6552398 Hsu et al. Apr 2003 B2
6552932 Cernea Apr 2003 B1
6556477 Hsu et al. Apr 2003 B2
6560142 Ando May 2003 B1
6563733 Liu et al. May 2003 B2
6566177 Radens et al. May 2003 B1
6567330 Fujita et al. May 2003 B2
6573566 Ker et al. Jun 2003 B2
6574135 Komatsuzaki Jun 2003 B1
6590258 Divakauni et al. Jul 2003 B2
6590259 Adkisson et al. Jul 2003 B2
6617651 Ohsawa Sep 2003 B2
6621725 Ohsawa Sep 2003 B2
6632723 Watanabe et al. Oct 2003 B2
6650565 Ohsawa Nov 2003 B1
6653175 Nemati et al. Nov 2003 B1
6686624 Hsu Feb 2004 B2
6703673 Houston Mar 2004 B2
6707118 Muljono et al. Mar 2004 B2
6714436 Burnett et al. Mar 2004 B1
6721222 Somasekhar et al. Apr 2004 B2
6825524 Ikehashi et al. Nov 2004 B1
6861689 Burnett Mar 2005 B2
6870225 Bryant et al. Mar 2005 B2
6882566 Nejad et al. Apr 2005 B2
6888770 Ikehashi May 2005 B2
6894913 Yamauchi May 2005 B2
6897098 Hareland et al. May 2005 B2
6903984 Tang et al. Jun 2005 B1
6909151 Hareland et al. Jun 2005 B2
6912150 Portmann et al. Jun 2005 B2
6913964 Hsu Jul 2005 B2
6936508 Visokay et al. Aug 2005 B2
6969662 Fazan et al. Nov 2005 B2
6975536 Maayan et al. Dec 2005 B2
6982902 Gogl et al. Jan 2006 B2
6987041 Ohkawa Jan 2006 B2
7030436 Forbes Apr 2006 B2
7037790 Chang et al. May 2006 B2
7041538 Ieong et al. May 2006 B2
7042765 Sibigtroth et al. May 2006 B2
7061806 Tang et al. Jun 2006 B2
7085153 Ferrant et al. Aug 2006 B2
7085156 Ferrant et al. Aug 2006 B2
7170807 Fazan et al. Jan 2007 B2
7177175 Fazan et al. Feb 2007 B2
7187581 Ferrant et al. Mar 2007 B2
7230846 Keshavarzi Jun 2007 B2
7233024 Scheuerlein et al. Jun 2007 B2
7256459 Shino Aug 2007 B2
7301803 Okhonin et al. Nov 2007 B2
7301838 Waller Nov 2007 B2
7317641 Scheuerlein Jan 2008 B2
7324387 Bergemont et al. Jan 2008 B1
7335934 Fazan Feb 2008 B2
7338862 Huo et al. Mar 2008 B2
7341904 Willer Mar 2008 B2
7416943 Figura et al. Aug 2008 B2
7456439 Horch Nov 2008 B1
7477540 Okhonin et al. Jan 2009 B2
7492632 Carman Feb 2009 B2
7517744 Mathew et al. Apr 2009 B2
7539041 Kim et al. May 2009 B2
7542340 Fisch et al. Jun 2009 B2
7542345 Okhonin et al. Jun 2009 B2
7545694 Srinivasa Raghavan et al. Jun 2009 B2
7606066 Okhonin et al. Oct 2009 B2
7696032 Kim et al. Apr 2010 B2
20010055859 Yamada et al. Dec 2001 A1
20020030214 Horiguchi Mar 2002 A1
20020034855 Horiguchi et al. Mar 2002 A1
20020036322 Divakauni et al. Mar 2002 A1
20020051378 Ohsawa May 2002 A1
20020064913 Adkisson et al. May 2002 A1
20020070411 Vermandel et al. Jun 2002 A1
20020072155 Liu et al. Jun 2002 A1
20020076880 Yamada et al. Jun 2002 A1
20020086463 Houston et al. Jul 2002 A1
20020089038 Ning Jul 2002 A1
20020098643 Kawanaka et al. Jul 2002 A1
20020110018 Ohsawa Aug 2002 A1
20020114191 Iwata et al. Aug 2002 A1
20020130341 Horiguchi et al. Sep 2002 A1
20020160581 Watanabe et al. Oct 2002 A1
20020180069 Houston Dec 2002 A1
20030003608 Arikado et al. Jan 2003 A1
20030015757 Ohsawa Jan 2003 A1
20030035324 Fujita et al. Feb 2003 A1
20030042516 Forbes et al. Mar 2003 A1
20030047784 Matsumoto et al. Mar 2003 A1
20030057487 Yamada et al. Mar 2003 A1
20030057490 Nagano et al. Mar 2003 A1
20030102497 Fried et al. Jun 2003 A1
20030112659 Ohsawa Jun 2003 A1
20030123279 Aipperspach et al. Jul 2003 A1
20030146474 Ker et al. Aug 2003 A1
20030146488 Nagano et al. Aug 2003 A1
20030151112 Yamada et al. Aug 2003 A1
20030231521 Ohsawa Dec 2003 A1
20040021137 Fazan et al. Feb 2004 A1
20040021179 Lee et al. Feb 2004 A1
20040029335 Lee et al. Feb 2004 A1
20040075143 Bae et al. Apr 2004 A1
20040108532 Forbes Jun 2004 A1
20040188714 Scheuerlein et al. Sep 2004 A1
20040217420 Yeo et al. Nov 2004 A1
20050001257 Schloesser et al. Jan 2005 A1
20050001269 Hayashi et al. Jan 2005 A1
20050017240 Fazan Jan 2005 A1
20050047240 Ikehashi et al. Mar 2005 A1
20050062088 Houston Mar 2005 A1
20050063224 Fazan et al. Mar 2005 A1
20050064659 Willer Mar 2005 A1
20050105342 Tang et al. May 2005 A1
20050111255 Tang et al. May 2005 A1
20050121710 Shino Jun 2005 A1
20050135169 Somasekhar et al. Jun 2005 A1
20050141262 Yamada et al. Jun 2005 A1
20050141290 Tang et al. Jun 2005 A1
20050145886 Keshavarzi et al. Jul 2005 A1
20050145935 Keshavarzi et al. Jul 2005 A1
20050167751 Nakajima et al. Aug 2005 A1
20050189576 Ohsawa Sep 2005 A1
20050208716 Takaura et al. Sep 2005 A1
20050226070 Ohsawa Oct 2005 A1
20050232043 Ohsawa Oct 2005 A1
20050242396 Park et al. Nov 2005 A1
20050265107 Tanaka Dec 2005 A1
20060043484 Cabral et al. Mar 2006 A1
20060091462 Okhonin et al. May 2006 A1
20060098481 Okhonin et al. May 2006 A1
20060126374 Waller et al. Jun 2006 A1
20060131650 Okhonin et al. Jun 2006 A1
20060223302 Chang et al. Oct 2006 A1
20070008811 Keeth et al. Jan 2007 A1
20070023833 Okhonin et al. Feb 2007 A1
20070045709 Yang Mar 2007 A1
20070058427 Okhonin et al. Mar 2007 A1
20070064489 Bauser Mar 2007 A1
20070085140 Bassin Apr 2007 A1
20070097751 Popoff et al. May 2007 A1
20070114599 Hshieh May 2007 A1
20070133330 Ohsawa Jun 2007 A1
20070138524 Kim et al. Jun 2007 A1
20070138530 Okhonin et al. Jun 2007 A1
20070187751 Hu et al. Aug 2007 A1
20070187775 Okhonin et al. Aug 2007 A1
20070200176 Kammler et al. Aug 2007 A1
20070252205 Hoentschel et al. Nov 2007 A1
20070263466 Morishita et al. Nov 2007 A1
20070278578 Yoshida et al. Dec 2007 A1
20080049486 Gruening-von Schwerin Feb 2008 A1
20080083949 Zhu et al. Apr 2008 A1
20080099808 Burnett et al. May 2008 A1
20080130379 Ohsawa Jun 2008 A1
20080133849 Deml et al. Jun 2008 A1
20080165577 Fazan et al. Jul 2008 A1
20080253179 Slesazeck Oct 2008 A1
20080258206 Hofmann Oct 2008 A1
20090086535 Ferrant et al. Apr 2009 A1
20090121269 Caillat et al. May 2009 A1
20090127592 El-Kareh et al. May 2009 A1
20090201723 Okhonin et al. Aug 2009 A1
20100085813 Shino Apr 2010 A1
20100091586 Carman Apr 2010 A1
20100110816 Nautiyal et al. May 2010 A1
Foreign Referenced Citations (104)
Number Date Country
272437 Jul 1927 CA
0 030 856 Jun 1981 EP
0 350 057 Jan 1990 EP
0 354 348 Feb 1990 EP
0 202 515 Mar 1991 EP
0 207 619 Aug 1991 EP
0 175 378 Nov 1991 EP
0 253 631 Apr 1992 EP
0 513 923 Nov 1992 EP
0 300 157 May 1993 EP
0 564 204 Oct 1993 EP
0 579 566 Jan 1994 EP
0 362 961 Feb 1994 EP
0 599 506 Jun 1994 EP
0 359 551 Dec 1994 EP
0 366 882 May 1995 EP
0 465 961 Aug 1995 EP
0 694 977 Jan 1996 EP
0 333 426 Jul 1996 EP
0 727 820 Aug 1996 EP
0 739 097 Oct 1996 EP
0 245 515 Apr 1997 EP
0 788 165 Aug 1997 EP
0 801 427 Oct 1997 EP
0 510 607 Feb 1998 EP
0 537 677 Aug 1998 EP
0 858 109 Aug 1998 EP
0 860 878 Aug 1998 EP
0 869 511 Oct 1998 EP
0 878 804 Nov 1998 EP
0 920 059 Jun 1999 EP
0 924 766 Jun 1999 EP
0 642 173 Jul 1999 EP
0 727 822 Aug 1999 EP
0 933 820 Aug 1999 EP
0 951 072 Oct 1999 EP
0 971 360 Jan 2000 EP
0 980 101 Feb 2000 EP
0 601 590 Apr 2000 EP
0 993 037 Apr 2000 EP
0 836 194 May 2000 EP
0 599 388 Aug 2000 EP
0 689 252 Aug 2000 EP
0 606 758 Sep 2000 EP
0 682 370 Sep 2000 EP
1 073 121 Jan 2001 EP
0 726 601 Sep 2001 EP
0 731 972 Nov 2001 EP
1 162 663 Dec 2001 EP
1 162 744 Dec 2001 EP
1 179 850 Feb 2002 EP
1 180 799 Feb 2002 EP
1 191 596 Mar 2002 EP
1 204 146 May 2002 EP
1 204 147 May 2002 EP
1 209 747 May 2002 EP
0 744 772 Aug 2002 EP
1 233 454 Aug 2002 EP
0 725 402 Sep 2002 EP
1 237 193 Sep 2002 EP
1 241 708 Sep 2002 EP
1 253 634 Oct 2002 EP
0 844 671 Nov 2002 EP
1 280 205 Jan 2003 EP
1 288 955 Mar 2003 EP
2 197 494 Mar 1974 FR
1 414 228 Nov 1975 GB
H04-176163 Jun 1922 JP
S62-007149 Jan 1987 JP
S62-272561 Nov 1987 JP
02-294076 Dec 1990 JP
03-171768 Jul 1991 JP
05-347419 Dec 1993 JP
08-213624 Aug 1996 JP
H08-213624 Aug 1996 JP
08-274277 Oct 1996 JP
H08-316337 Nov 1996 JP
09-046688 Feb 1997 JP
09-082912 Mar 1997 JP
10-242470 Sep 1998 JP
11-087649 Mar 1999 JP
2000-247735 Aug 2000 JP
12-274221 Sep 2000 JP
12-389106 Dec 2000 JP
13-180633 Jun 2001 JP
2002-009081 Jan 2002 JP
2002-083945 Mar 2002 JP
2002-094027 Mar 2002 JP
2002-176154 Jun 2002 JP
2002-246571 Aug 2002 JP
2002-329795 Nov 2002 JP
2002-343886 Nov 2002 JP
2002-353080 Dec 2002 JP
2003-031693 Jan 2003 JP
2003-68877 Mar 2003 JP
2003-086712 Mar 2003 JP
2003-100641 Apr 2003 JP
2003-100900 Apr 2003 JP
2003-132682 May 2003 JP
2003-203967 Jul 2003 JP
2003-243528 Aug 2003 JP
2004-335553 Nov 2004 JP
WO 0124268 Apr 2001 WO
WO 2005008778 Jan 2005 WO
Related Publications (1)
Number Date Country
20100075471 A1 Mar 2010 US
Provisional Applications (1)
Number Date Country
61100040 Sep 2008 US