Claims
- 1. A device comprising:
a semiconductor structure having a surface; a first region of a first conductivity type formed in the structure; and a second region of a second conductivity type, the second conductivity type being of a conductivity type opposite to the first conductivity type, said second region formed between the surface of the structure and the first region.
- 2. The device of claim 1 including a trench formed in said structure, on either side of said first region.
- 3. The device of claim 2 including a third region of said second conductivity type, formed between the trench and the first region wherein said third region surrounds the first region.
- 4. The device of claim 1, wherein said third region is formed by a well implant.
- 5. The device of claim 1, wherein said device is a photodiode.
- 6. The device of claim 3, wherein said first conductivity type is n-type and said third region is a p-type epitaxial layer.
- 7. The device of claim 2 wherein said second region extends over said first region spanning said trench.
- 8. The device of claim 7 including a contact formed to said first region through said second region.
- 9. The device of claim 7 including a contact to said first region through said trench.
- 10. A photosensitive device comprising:
a support structure; a first photosensitive region formed in said support structure; a dielectric layer formed over said region; and a light transmissive covering layer formed over said dielectric layer.
- 11. The device of claim 10, said region including a diffusion of a first conductivity type surrounded by a region of opposite conductivity type.
- 12. The device of claim 11, wherein said diffusion is n-type and is formed in a p-type epitaxial layer.
- 13. The device of claim 10 wherein said covering layer is polysilicon and said dielectric is a gate oxide.
- 14. The device of claim 11 wherein said conductive layer extends over said region of opposite conductivity type.
- 15. The device of claim 14 including trench isolation regions on either side of said photosensitive region, said conductive layer spanning said isolation regions.
- 16. A method of forming a photosensitive device comprising:
forming a first region of a first conductivity type in a semiconductor structure of a second conductivity type opposite said first conductivity type; forming a trench in said structure; forming a second region of said second conductivity type between said trench and said first region; and forming a silicon region over said first region.
- 17. The method of claim 16, including forming the second region as part of a p-well.
- 18. The method of claim 16, including forming the second region using a tip implant.
- 19. The method of claim 16 wherein forming said silicon region includes forming a third region of conductivity type opposite to said first conductivity type over said first region.
- 20. The method of claim 16 wherein forming said silicon region includes forming a layer of polysilicon over a layer of gate oxide over said first region.
- 21. A photosensitive device comprising:
a semiconductor structure; a depletion region formed in said structure; a conductive layer formed over said depletion region; and an isolation region formed in said structure, on either side of said depletion region, but spaced therefrom.
- 22. The device of claim 21, wherein said device is a photogate.
- 23. The device of claim 22, including a third region between said depletion region and said isolation region.
- 24. The device of claim 23, wherein said third region is formed by a p-type region.
- 25. The device of claim 21 wherein said conductive layer is a gate and said gate does not overlap said isolation region.
- 26. The device of claim 25 wherein said isolation region is a trench isolation.
- 27. A method of forming a photosensitive device comprising:
forming a photosensitive region in a substrate; covering said region with a dielectric layer; and protecting said layer from exposure to plasma etch steps.
- 28. The method of claim 27 wherein protecting including forming a light transmissive conductive layer over said dielectric.
- 29. A device comprising:
a semiconductor structure; a first region of a first conductivity type formed in the structure; a trench isolation surrounding said first region; a second region between said trench isolation and said first region, said second region being of a conductivity type opposite that of said first region; and a third region between said first and second regions, said third region being of the same conductivity type as said second region, but having a lower conductivity type concentration.
- 30. The device of claim 29 wherein said second region is a p-well and said third region is a p-type epitaxial layer.
Parent Case Info
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 09/098,881, filed Jun. 17, 1998.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09310423 |
May 1999 |
US |
Child |
09817639 |
Mar 2001 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09098881 |
Jun 1998 |
US |
Child |
09310423 |
May 1999 |
US |