The present invention generally relates to fabrication of non-planar semiconductor devices. More particularly, the present invention relates to punch-through stops in FinFET (i.e., transistors built on “fins”) semiconductor structures.
Punch-through, channel length reduced to the point where a parasitic current arises from source to drain, is an ever-present threat in FinFET type semiconductor devices. In the past, punch-through stops (PTS) via conventional implant through the fin have been used to combat punch-through. However, a conventional implant has drawbacks, in particular, a lack of impurity containment in the fin, resulting in impurities with a high diffusivity and resulting loss in performance.
Thus, a need continues to exist for a way to further reduce the risk of punch-through as compared to conventional PTS implant.
The shortcomings of the prior art are overcome and additional advantages are provided through the provision, in one aspect, of a method of reducing a chance of punch-through in a FinFET structure. The method includes providing a substrate, creating a blanket layer of semiconductor material with impurities therein over the substrate, masking a portion of the blanket layer, creating epitaxial semiconductor material on an unmasked portion of the structure, removing the mask, and etching the structure to create at least one n-type raised structure and at least one p-type raised structure.
In accordance with another aspect, a semiconductor structure is provided. The semiconductor structure includes a substrate, and at least one semiconductor fin coupled to the substrate, a bottom portion of the at least one semiconductor fin being surrounded by isolation material. A middle portion of the at least one semiconductor fin includes a semiconductor material with impurities therein, the middle portion extending across the at least one semiconductor fin, and a top portion of the semiconductor fin including a semiconductor material lacking added impurities. The semiconductor material with impurities therein includes epitaxial semiconductor material, the semiconductor structure includes a n-type region and a p-type region, and the epitaxial semiconductor material with impurities therein includes boron-doped epitaxial silicon germanium
These, and other objects, features and advantages of this invention will become apparent from the following detailed description of the various aspects of the invention taken in conjunction with the accompanying drawings.
Aspects of the present invention and certain features, advantages, and details thereof, are explained more fully below with reference to the non-limiting examples illustrated in the accompanying drawings. Descriptions of well-known materials, fabrication tools, processing techniques, etc., are omitted so as not to unnecessarily obscure the invention in detail. It should be understood, however, that the detailed description and the specific examples, while indicating aspects of the invention, are given by way of illustration only, and are not by way of limitation. Various substitutions, modifications, additions, and/or arrangements, within the spirit and/or scope of the underlying inventive concepts will be apparent to those skilled in the art from this disclosure.
Approximating language, as used herein throughout the specification and claims, may be applied to modify any quantitative representation that could permissibly vary without resulting in a change in the basic function to which it is related. Accordingly, a value modified by a term or terms, such as “about,” is not limited to the precise value specified. In some instances, the approximating language may correspond to the precision of an instrument for measuring the value.
The terminology used herein is for the purpose of describing particular examples only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprise” (and any form of comprise, such as “comprises” and “comprising”), “have” (and any form of have, such as “has” and “having”), “include (and any form of include, such as “includes” and “including”), and “contain” (and any form of contain, such as “contains” and “containing”) are open-ended linking verbs. As a result, a method or device that “comprises,” “has,” “includes” or “contains” one or more steps or elements possesses those one or more steps or elements, but is not limited to possessing only those one or more steps or elements. Likewise, a step of a method or an element of a device that “comprises,” “has,” “includes” or “contains” one or more features possesses those one or more features, but is not limited to possessing only those one or more features. Furthermore, a device or structure that is configured in a certain way is configured in at least that way, but may also be configured in ways that are not listed.
As used herein, the term “connected,” when used to refer to two physical elements, means a direct connection between the two physical elements. The term “coupled,” however, can mean a direct connection or a connection through one or more intermediary elements.
As used herein, the terms “may” and “may be” indicate a possibility of an occurrence within a set of circumstances; a possession of a specified property, characteristic or function; and/or qualify another verb by expressing one or more of an ability, capability, or possibility associated with the qualified verb. Accordingly, usage of “may” and “may be” indicates that a modified term is apparently appropriate, capable, or suitable for an indicated capacity, function, or usage, while taking into account that in some circumstances the modified term may sometimes not be appropriate, capable or suitable. For example, in some circumstances, an event or capacity can be expected, while in other circumstances the event or capacity cannot occur—this distinction is captured by the terms “may” and “may be.”
Reference is made below to the drawings, which are not drawn to scale for ease of understanding, wherein the same reference numbers are used throughout different figures to designate the same or similar components. Further, unless otherwise specified, a given portion of the described process can be accomplished using conventional semiconductor device processes and techniques, such as, for example, doping, deposition, etching (wet or dry), annealing, growing epitaxial material, metallization, etc.
The starting structure may be conventionally fabricated, for example, using known processes and techniques. Further, although only a portion is shown for simplicity, it will be understood that, in practice, many such structures are typically included on the same bulk substrate.
In one example, substrate 102 may include any silicon-containing substrate including, but not limited to, silicon (Si), single crystal silicon, polycrystalline Si, amorphous Si, silicon-on-nothing (SON), silicon-on-insulator (SOI) or silicon-on-replacement insulator (SRI) or silicon germanium substrates and the like. Substrate 102 may in addition or instead include various isolations, dopings and/or device features. The substrate may include other suitable elementary semiconductors, such as, for example, germanium (Ge) in crystal, a compound semiconductor, such as silicon carbide (SiC), gallium arsenide (GaAs), gallium phosphide (GaP), indium phosphide (InP), indium arsenide (InAs), and/or indium antimonide (InSb) or combinations thereof; an alloy semiconductor including GaAsP, AlInAs, GaInAs, GaInP, or GaInAsP or combinations thereof.
As noted above, the raised structures may take the form of “fins,” and may be etched from a bulk substrate. They may also include, for example, any of the materials listed above with respect to the substrate. Further, some or all of the raised structure(s) may include added impurities (e.g., by doping), making them n-type or p-type. In this case, the middle portion of each fin includes a punch-through stop (PTS) covered by a layer of undoped epitaxial material.
In a first aspect, disclosed above is a method of reducing a risk of punch-through in a FinFET type structure. The method includes providing a semiconductor substrate, creating a blanket layer of semiconductor material with impurities therein over the substrate, masking a portion of the blanket layer, creating epitaxial semiconductor material on an unmasked portion of the structure, removing the mask, and etching the structure to create n-type raised structure(s) and p-type raised structure(s).
In one example, the substrate may include, for example, a bulk semiconductor substrate.
In one example, the method of the first aspect may further include, for example, creating a blanket top layer of epitaxial semiconductor material lacking impurities after removing the mask and before etching the structure.
In one example, the masked portion in the method of the first aspect may include, for example, one of a n-type region and a p-type region.
In one example, creating the epitaxial semiconductor material may include, for example, creating epitaxial semiconductor material of a type opposite the type of the masked portion.
In one example, the blanket layer in the method of the first aspect may include, for example, epitaxial semiconductor material with impurities therein. In one example, where the epitaxial semiconductor material is present, the method may further include, for example, creating a top blanket layer of epitaxial semiconductor material lacking impurities over the blanket layer of semiconductor material with impurities prior to the masking. In one example, where the top blanket layer is present, the structure may include, for example, a n-type region and a p-type region, the masking may include, for example, masking the n-type region, and the method may further include, for example, removing both blanket layers on the p-type region. In one example, creating the epitaxial semiconductor material on the unmasked portion may include, for example, creating p-type epitaxial semiconductor material on the p-type region after removing both blanket layers, and the method may further include, for example, creating a top layer of epitaxial semiconductor material lacking impurities on the p-type region prior to removing the mask.
In a second aspect, disclosed above is a semiconductor structure. The semiconductor structure includes a semiconductor substrate, and raised semiconductor structure(s) coupled to the substrate, a bottom portion of the raised structure(s) being surrounded by isolation material. A middle portion of the raised structure(s) includes a semiconductor material with impurities therein, the middle portion extending across the raised structure(s), and the top portion includes a semiconductor material lacking added impurities.
In one example, the semiconductor material with impurities therein may include, for example, epitaxial semiconductor material. In one example, where the epitaxial semiconductor material is present, the structure may include, for example, a n-type region and a p-type region, and the epitaxial semiconductor material with impurities therein may include, for example, boron-doped epitaxial silicon germanium.
In one example, the raised structure(s) of the semiconductor structure of the second aspect may include, for example, a n-type raised structure and a p-type raised structure, the semiconductor structure may be silicon-based, and a middle portion of the p-type raised structure may include, for example, phosphorous-doped silicon. In one example, the phosphorous-doped silicon may include, for example, phosphorous-doped epitaxial silicon.
In one example, the raised structure(s) of the semiconductor structure of the second aspect may include, for example, a n-type raised structure and a p-type raised structure, the semiconductor structure may be silicon-based, and a middle portion of the p-type raised structure may include, for example, arsenic-doped silicon. In one example, the arsenic-doped silicon may include, for example, arsenic-doped epitaxial silicon.
In one example, the raised structure(s) of the semiconductor structure of the second aspect may include, for example, a n-type raised structure and a p-type raised structure, the semiconductor structure may be silicon-based, and the top portion of the p-type raised structure may include, for example, epitaxial silicon germanium lacking added impurities.
In one example, the semiconductor structure of the second aspect may further include, for example, a gate surrounding a top portion of the raised structure(s).
While several aspects of the present invention have been described and depicted herein, alternative aspects may be effected by those skilled in the art to accomplish the same objectives. Accordingly, it is intended by the appended claims to cover all such alternative aspects as fall within the true spirit and scope of the invention.
This application claims priority under 35 U.S.C. §119 to U.S. Provisional Application No. 62/130,401, filed Mar. 9, 2015, which is herein incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
7253118 | Tran | Aug 2007 | B2 |
7385237 | Lee | Jun 2008 | B2 |
7544994 | Schepis | Jun 2009 | B2 |
7545008 | Chan | Jun 2009 | B2 |
7687351 | Oyu | Mar 2010 | B2 |
7781273 | Schepis | Aug 2010 | B2 |
7795088 | Hsu | Sep 2010 | B2 |
8497171 | Wu | Jul 2013 | B1 |
8575596 | Pillarisetty | Nov 2013 | B2 |
8575708 | Lin | Nov 2013 | B2 |
8673718 | Maszara | Mar 2014 | B2 |
8822343 | Hsieh | Sep 2014 | B2 |
8835268 | Sudo | Sep 2014 | B2 |
8846490 | Shieh | Sep 2014 | B1 |
8860107 | Haensch | Oct 2014 | B2 |
8933528 | Utomo | Jan 2015 | B2 |
9006786 | Ching | Apr 2015 | B2 |
9023705 | Paul | May 2015 | B1 |
9024364 | Okano | May 2015 | B2 |
9041062 | Cheng | May 2015 | B2 |
9224865 | Akarvardar | Dec 2015 | B2 |
9263535 | Colinge | Feb 2016 | B2 |
9276117 | Lee | Mar 2016 | B1 |
9293587 | Jacob | Mar 2016 | B2 |
9306069 | Ching | Apr 2016 | B2 |
9343371 | Wu | May 2016 | B1 |
9343559 | Glass | May 2016 | B2 |
9362277 | Chi | Jun 2016 | B2 |
9653605 | Zhang | May 2017 | B2 |
20090200540 | Bjoerk | Aug 2009 | A1 |
20110068431 | Knorr | Mar 2011 | A1 |
20110081764 | Maszara | Apr 2011 | A1 |
20140159126 | Wei | Jun 2014 | A1 |
20140175554 | Loubet | Jun 2014 | A1 |
20150008490 | Strain | Jan 2015 | A1 |
20150060959 | Lin | Mar 2015 | A1 |
20150069458 | Li | Mar 2015 | A1 |
20150097239 | Chen | Apr 2015 | A1 |
20150123212 | Hu | May 2015 | A1 |
20150123214 | Wei | May 2015 | A1 |
20150129983 | Yu | May 2015 | A1 |
20150162434 | Loubet | Jun 2015 | A1 |
20150263159 | Ching | Sep 2015 | A1 |
20150364605 | Zhu | Dec 2015 | A1 |
20160087101 | Shin | Mar 2016 | A1 |
20160126343 | Ching | May 2016 | A1 |
20160181414 | Huang | Jun 2016 | A1 |
20160211262 | Jan | Jul 2016 | A1 |
20160218104 | Wen | Jul 2016 | A1 |
20160225659 | Jacob | Aug 2016 | A1 |
20160225674 | Jacob | Aug 2016 | A1 |
20160225771 | Wu | Aug 2016 | A1 |
20160329403 | Kavalieros | Nov 2016 | A1 |
20160379981 | Balakrishnan | Dec 2016 | A1 |
20170054026 | Rachmady | Feb 2017 | A1 |
20170162453 | Pillarisetty | Jun 2017 | A1 |
Number | Date | Country | |
---|---|---|---|
20160268260 A1 | Sep 2016 | US |
Number | Date | Country | |
---|---|---|---|
62130401 | Mar 2015 | US |