Claims
- 1. A semiconductor memory device comprising:
- a memory cell;
- a first bit line and a second bit line operative to read out data stored in said memory cell;
- a third bit line and a fourth bit line for providing a reference potential;
- a reference potential generating means which comprises a charge supplying means operative for supplying a charge to said third and fourth bit lines; first connecting means having a switching function for coupling said third bit line and said charge supplying means and for coupling said fourth bit line and said charge supplying means; and a second connecting means having a switching function for coupling said third bit line and said fourth bit line; and
- a sense amplifier which utilizes said first bit line and said second bit line as its input and output lines,
- wherein said memory cell and said charge supplying means comprise circuits in which capacitors of same design are incorporated, and
- said second connecting means is operative for equalizing the potential of said third and fourth bit lines by connecting said third and fourth bit lines to each other after said charge supplying means supplies a charge to said third and fourth bit lines.
- 2. The semiconductor memory device according to claim 1,
- wherein said capacitors consist of a capacitor in which "H" is written and a capacitor in which "L" is written.
- 3. The semiconductor memory device according to claim 1,
- wherein said capacitors consist of ferroelectric capacitors.
- 4. The semiconductor memory device according to claim 2,
- wherein said capacitors of ferroelectric capacitors.
- 5. A semiconductor memory device comprising:
- a memory cell;
- a first bit line and a second bit line operative to read out data stored in said memory cell;
- a third bit line and a fourth bit line for providing a reference potential; and
- a reference potential generating means which comprises
- a first charge supplying means operative for supplying a charge to said third bit line;
- a second charge supplying means operative for supplying a charge to said fourth bit line;
- a first connecting means having a switching function for coupling said third bit line and said first charge supplying means;
- a second connecting means having a switching function for coupling said fourth bit line and said second charge supplying means; and
- a third connecting means having a switching function for coupling said third bit line and said fourth bit line;
- wherein said memory cell, said first charge supplying means and said second charge supplying means comprise circuits including capacitors of same design and said first charge supplying means supplies a "H" charge which is same as a charge to write "1" to said memory means and said second charge supplying means supplies a "L" charge which is same as a charge to write "0" to said memory means.
- 6. A semiconductor memory device according to claim 5, wherein said capacitors are consisted of ferroelectric capacitors.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-050271 |
Mar 1994 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 08/669,668, filed Jun. 24, 1996, now abandoned, which is a continuation application of Ser. No. 08/350,993, filed Nov. 29, 1994, now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4363111 |
Heightley et al. |
Dec 1982 |
|
5010518 |
Toda |
Apr 1991 |
|
5392234 |
Hirano et al. |
Feb 1995 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
669668 |
Jun 1996 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
350993 |
Nov 1994 |
|