Claims
- 1. An integrated circuit comprising a heterostructure for a 1.3 μm wavelength laser, said heterostructure comprising a GaAs substrate, a relaxed graded layer of InxGa1−xAs which is epitaxially grown on said substrate at a temperature ranging upwards from about 600° C., and semiconductor device layers.
- 2. The integrated circuit of claim 1, wherein a uniform layer of InyGa1−yAs is positioned between said relaxed graded layer and said semiconductor device layers.
- 3. The integrated circuit of claim 1, wherein said semiconductor device layers are comprised of a first cladding layer, an active layer, and a second cladding layer.
- 4. The integrated circuit of claim 3, wherein said first cladding layer comprises Alz(InwGa1−w)1−zAs, said active layer comprises Alt(InuGa1−u)1−tAs, and said second cladding layer comprises Alv(InrGa1−r)1−vAs.
- 5. The integrated circuit of claim 4, wherein z is approximately equal to v and w is approximately equal to r.
- 6. The integrated circuit of claim 3, wherein said first cladding layer comprises InwGa1−wAs1−zPz, said active layer comprises IntGa1−tAs1−uPu, and said second cladding layer comprises InvGa1−vAs1−rPr.
- 7. The integrated circuit of claim 6, wherein z and r are approximately equal to 1.
- 8. The integrated circuit of claim 1, wherein said relaxed graded layer is epitaxially grown at a temperature of approximately 700° C.
- 9. The integrated circuit of claim 1, wherein said relaxed graded layer is epitaxially grown with organometallic vapor phase epitaxy (OMVPE).
- 10. The integrated circuit of claim 1, wherein the degree of relaxation of said relaxed graded layer is from about 90% to 100% for x>0.25.
- 11. The integrated circuit of claim 8, wherein said relaxed graded layer is epitaxially grown while increasing the content of In at a gradient of less than about 15% per micron to a final composition in the range of 0.1<x<1.0.
- 12. An integrated circuit comprising a heterostructure for a field-effect transistor (FET), said heterostructure comprising a GaAs substrate, a relaxed graded layer of InxGa−xAs which is epitaxially grown on said substrate at a temperature ranging upwards from about 600° C., and an active layer.
- 13. The integrated circuit of claim 12, wherein a uniform layer of InyGa1−yAs is positioned between said relaxed graded layer and said active layer.
- 14. The integrated circuit of claim 12, wherein said active layer comprises Alz(InwGa1−w)1−zAs.
- 15. The integrated circuit of claim 12, wherein said relaxed graded layer is epitaxially grown at a temperature of approximately 700° C.
- 16. The integrated circuit of claim 12, wherein said relaxed graded layer is epitaxially grown with organometallic vapor phase epitaxy (OMVPE).
- 17. The integrated circuit of claim 12, wherein the degree of relaxation of said relaxed graded layer is from about 90% to 100% for x>0.25.
- 18. The integrated circuit of claim 15, wherein said relaxed graded layer is epitaxially grown while increasing the content of In at a gradient of less than about 15% per micron to a final composition in the range of 0.1<x<1.0.
PRIORITY INFORMATION
[0001] This application is a continuation-in-part of Ser. No. 09/198,960 filed Nov. 24, 1998, which claims priority from provisional application Ser. No. 60/067,189 filed Dec. 1, 1997.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60067189 |
Dec 1997 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09198960 |
Nov 1998 |
US |
Child |
09804890 |
Mar 2001 |
US |