Memory arrays are implemented in a variety of computer applications. An example of a memory array is a random access memory (RAM) that can be arranged as an array of memory cells in rows and columns. Some RAM systems implement transistors as memory elements to store a digital bit having one of two logic states in each memory cell. As another example, a RAM system can be configured as a resistive random access memory (ReRAM) memory system. A ReRAM memory system operates by changing a resistance across a dielectric solid-state material, which can be a memristive device.
For example, the selector element 16 is in an “ON” state (e.g., a low resistance state) when the ReRAM device 10 is selected in response to a sufficient amplitude of the voltage VIN, and is in an “OFF” state (i.e., a high resistance state) when the ReRAM device 10 is not selected based on a lower amplitude of the voltage VIN (e.g., less than sufficient for activation). The selector element 16 can thus exhibit a high resistance in the “OFF” state to substantially mitigate a “sneak path” current flow through the ReRAM device 10 in the “OFF” state. As described herein, the selector element 16 is responsive to a current that is provided through the ReRAM device 10 in response to the voltage VIN to provide a dynamic current-density area with respect to the current to allow the ReRAM device 10 to also operate with both a high resistance at a low amplitude of the voltage VIN, and a low resistance at higher amplitudes of the voltage VIN, and therefore with high non-linearity, as opposed to typical memristive devices. The low resistance of the selector element 16 in the “ON” state ensures that the voltage VIN is largely applied across the memristor element 14 of the selected ReRAM device 10.
In the example of
The resistive layer 18 can be separated from one of the electrodes 12 by an insulator to form a barrier layer or interface (e.g., a tunneling barrier layer or a Schottky barrier interface) that can help to provide a low leakage current in an “OFF” state of the ReRAM device 10 and can provide high non-linearity of the current through the ReRAM device 10 in response to the voltage VIN. The combination of the resistive layer 18 and the associated barrier layer or interface can provide an effective anisotropy in in-plane and out-of-plane device resistivity. In some embodiments, this combination may also provide different non-linearities with respect to applied bias of the voltage VIN for in-plane versus out-of-plane electrical conduction. As an example, the resistive layer 18 along with the associated barrier layer or interface can be configured to limit the current through the ReRAM device 10, such that the resistive layer 18 and associated barrier layer or interface provides a high resistance at low amplitudes of the voltage VIN, and provides a low resistance at high amplitudes of the voltage VIN as the device is selected.
In addition, the resistive layer 18 can be fabricated in the ReRAM device 10 such that the resistive layer 18 (e.g., and an associated barrier layer or interface) can have a dynamic current-density area with respect to the voltage applied to ReRAM device 10. As described herein, the term “dynamic current-density area” describes that the area through which the bulk of the current flows can vary depending on the applied bias of the voltage VIN due to a variable difference in resistivity of portions of the resistive layer 18 (e.g., and an associated barrier layer or interface) with respect to a current path of the current through the resistive layer 18 through which the current flows, such that the distribution of the current flow through the respective portions of the resistive layer 18 is variable. The portions can correspond to a first portion directly overlying the memristor element 14 relative to portions that are peripheral to or not overlying the memristor element 14, such that the dynamic current-density area results from a variable ratio of the resistivity of the portions of the cross-sectional area of the ReRAM device 10. Therefore, at smaller amplitudes of the current flowing through the ReRAM device 10 in response to a low amplitude of the voltage VIN, the current-density area of the resistive layer 18 (e.g., and the associated barrier layer or interface) can be smaller due to a greater difference of resistivity between the respective portions of the resistive layer 18. Conversely, at greater amplitudes of the current flowing through the ReRAM device 10 in response to a high amplitude of the voltage VIN, the current-density area of the resistive layer 18 (e.g., and the associated barrier layer or interface) can be larger due to a smaller difference of resistivity between the respective portions of the resistive layer 18.
As an example, the selector element 16 (e.g., including both the resistive layer 18 and the associated barrier layer or interface) can each have a cross-sectional area with respect to an axis extending between the set of electrodes 12 that is different from a respective cross-sectional area of the memristor element 14. As described herein, and as particularly demonstrated in the examples of
As an example, the cross-sectional area of the selector element 16 along the axial length between the set of electrodes 12 can be greater than the cross-sectional area of the memristor element 14. As another example, a portion of each of one of the electrodes 12 and the selector element 16 can extend along an axial length between the set of electrodes 12 relative to remaining respective portions of the respective one of the electrodes 12 and the selector element 16. As yet another example, at least one of a surface of the resistive layer 18 and one of the electrodes 12 can be fabricated in a predetermined manner to have a surface roughness to increase a surface area of the respective one of the surface of the resistive layer 18 and the respective one of the electrodes 12. Accordingly, a current-density area of the selector element 16 can be variable relative to the memristor element 14 with respect to the amplitude of the current. For example, a large current-density area in the “ON” state resulting from a sufficiently large amplitude of the voltage VIN contributes to a smaller drop of the portion of the voltage VIN across the resistive layer 18, and therefore ensures that the voltage VIN is mainly applied across the memristor element 14 to perform a read or write operation.
The ReRAM device 50 includes a first electrode 52 and a second electrode 54. The first and second electrodes 52 and 54 are configured to receive a voltage (e.g., the voltage VIN) to provide a current flow through the ReRAM device 50. As an example, the first and second electrodes 52 and 54 can be electrically coupled with, or can be part of/integral with, respective row and column conductors that are arranged in a crossbar array in a ReRAM memory system that can each be likewise associated with a plurality of other ReRAM devices (e.g., configured the same as the ReRAM device 50).
The ReRAM device 50 also includes a switching layer 56 overlying the first electrode 52 and a floating electrode 58 overlying the switching layer 56. As described herein, the “overlying” of the layers of the ReRAM device 50 are with respect to the orientation of the ReRAM device 50 demonstrated in the example of
The ReRAM device 50 also includes a resistive layer 60 overlying the floating electrode 58. The resistive layer 60 can correspond to a variety of different types of materials to provide resistivity with respect to the current that flows through the ReRAM device 50. As an example, the resistive layer 60 can be a thin layer (e.g., 1-10 nm) of a semiconductor material or a conductive material. For example, the resistive layer 60 can be a thin layer of a metal (e.g., amorphous or polycrystalline Pt, Ti, or Ta), a conductive oxide (e.g., TiOX, TaOX, or ZnO), a conductive nitride (e.g., TiN, TaN, NbN, or AlN), or a semiconductor material (e.g., Si or a poly-Si). The material can be deposited by a variety of conventional deposition methods, such as sputtering, evaporation, chemical vapor deposition (CVD), atomic layer deposition (ALD), or a variety of other methods. The resistive layer 60 is separated from the second electrode 54 by a barrier layer 62. As an example, the barrier layer 62 can be a tunneling barrier layer or a layer that forms a Schottky interface with a neighboring layer. For example, the barrier layer 62 can be formed from a variety of oxide, carbide, or nitride insulating materials to provide a greater resistance than the resistive layer 60. As another example, one or both of the resistive layer 60 and the barrier layer 62 can be formed from a material or set of materials that exhibit anisotropic electrical conduction. Additionally, the ReRAM device 50 includes an interlayer dielectric (ILD) material 64 that substantially surrounds the first electrode 52, the switching layer 56, the floating electrode 58, the resistive layer 60, and the barrier layer 62 (e.g., and the second electrode 54). As an example, the barrier layer 62 can be integral with the ILD material 64, such that the ILD material 64 interconnects the resistive layer 60 and the second electrode 54 to form the barrier layer 62. Alternatively, the barrier layer 62 can be formed from a different material than the ILD material 64.
In the example of
The diagram 100 demonstrates a voltage VIN applied between the first and second electrodes 52 and 54 to provide a current IIN flowing through the ReRAM device 50. The current IIN is demonstrated as flowing from the first electrode 52 to the second electrode 54 based on a polarity of the voltage VIN. The current IIN can be the integration of current density of the whole cross-sectional area of the ReRAM device 50. As an example, the ReRAM device 50 can be configured as substantially cylindrical, such that the current can be described as follows:
I=∫
0
R
J(V,r)×2πrdr Equation 1
The diagram 100 also includes a first graph 102 and a second graph 104 that each plot current density in the plane of the interface between the resistive layer 60 and the barrier layer 62 on a vertical axis relative to a radius (e.g., a distance from an approximate center of the current path of the ReRAM device 50) on a horizontal axis. The graph 102 can correspond to a first amplitude of the voltage VIN, demonstrated as a voltage VIN_1, and the second graph 104 can correspond to a second amplitude of the voltage VIN, demonstrated as a voltage VIN_2 that is greater than the first amplitude VIN_1. The first graph 102 demonstrates a smaller current-density area due to a greater difference between the current density near the center of the interface between the resistive layer 60 and the barrier layer 62 and portions of this interface having an increased distance from the approximate center of the current path. Conversely, the second graph 104 demonstrates a larger current-density area due to a smaller difference between the current density near the approximate center of the conductive path and portions of the conductive path at greater radii from the approximate center of the conductive path. The increase in current density area at higher amplitudes of the voltage VIN occurs because of the corresponding changes in the anisotropy of the electrical conduction through 60 and 62, specifically an increase in the ratio of in-plane to out-of-plane electrical conduction.
Thus, as demonstrated in the example of
The ReRAM device 150 includes a first electrode 152 and a second electrode 154. The first and second electrodes 152 and 154 are configured to receive a voltage (e.g., the voltage VIN) to provide a current flow through the ReRAM device 150. As an example, the first and second electrodes 152 and 154 can be electrically coupled with, or can be part of/integral with, respective row and column conductors that are arranged in a crossbar array in a ReRAM memory system that can each be likewise associated with a plurality of other ReRAM devices (e.g., configured the same as the ReRAM device 150).
The ReRAM device 150 also includes a switching layer 156 overlying the first electrode 152 and a floating electrode 158 overlying the switching layer 156. The switching layer 156 can correspond to a memristive material that is configured to store a digital bit having one of two logic states, such that the digital bit can be written to and read from the switching layer 156 in response to the current flowing through the ReRAM device 150. The floating electrode 158 is configured as a conductor to facilitate the current flow through the ReRAM device 150 to an associated selector element (e.g., the selector element 16). In the example of
The ReRAM device 150 also includes a resistive layer 160 overlying the floating electrode 158. The resistive layer 160 is separated from the second electrode 154 by a barrier layer 162. Additionally, the ReRAM device 150 includes an interlayer dielectric (ILD) material 164 that substantially surrounds the first electrode 152, the switching layer 156, the floating electrode 158, the resistive layer 160, and the barrier layer 162 (e.g., and the second electrode 154). As an example, the barrier layer 162 can be integral with the ILD material 164, such that the ILD material 164 interconnects the resistive layer 160 and the second electrode 154 to form the barrier layer 162. Alternatively, the barrier layer 162 can be formed from a different material than the ILD material 164.
A portion of each of one of the second electrode 154, the resistive layer 160, and the barrier layer 162 are arranged to extend axially along an axis 165 relative to remaining respective portions of the second electrode 154, the resistive layer 160, and the barrier layer 162. In the example of
The ReRAM device 200 includes a first electrode 202 and a second electrode 204. The first and second electrodes 202 and 204 are configured to receive a voltage (e.g., the voltage VIN) to provide a current flow through the ReRAM device 200. As an example, the first and second electrodes 202 and 204 can be electrically coupled with, or can be part of/integral with, respective row and column conductors that are arranged in a crossbar array in a ReRAM memory system that can each be likewise associated with a plurality of other ReRAM devices (e.g., configured the same as the ReRAM device 200).
The ReRAM device 200 also includes a switching layer 206 overlying the first electrode 202 and a floating electrode 208 overlying the switching layer 206. The switching layer 206 can correspond to a memristive material that is configured to store a digital bit having one of two logic states, such that the digital bit can be written to and read from the switching layer 206 in response to the current flowing through the ReRAM device 200. The floating electrode 208 is configured as a conductor to facilitate the current flow through the ReRAM device 200 to an associated selector element (e.g., the selector element 16). In the example of
The ReRAM device 200 also includes a resistive layer 210 overlying the floating electrode 208. The resistive layer 210 is separated from the second electrode 204 by a barrier layer 212. Additionally, the ReRAM device 200 includes an interlayer dielectric (ILD) material 214 that substantially surrounds the first electrode 202, the switching layer 206, the floating electrode 208, the resistive layer 210, and the barrier layer 212 (e.g., and the second electrode 204). As an example, the barrier layer 212 can be integral with the ILD material 214, such that the ILD material 214 interconnects the resistive layer 210 and the second electrode 204 to form the barrier layer 212. Alternatively, the barrier layer 212 can be formed from a different material than the ILD material 214.
Similar to as described previously in the example of
Therefore, the current IIN can flow up (e.g., having a vector component parallel with respect to the axis 215) and laterally from the portion of the resistive layer 210 through the portion of the barrier layer 212 to the portion of the second electrode 204, as demonstrated by the smaller arrows 216, in response to increasing amplitudes of the current IIN. Accordingly, based on the arrangement of the portions of the resistive layer 210, the barrier layer 212, and the second electrode 204, the current-density area of the current through the ReRAM device 200 can be dynamic with respect to the resistive layer 210, as well as the barrier layer 212, to provide for both a low resistance in an “ON” state and high non-linearity, similar to as described previously in the example of
It is to be understood that the ReRAM devices 50, 150, and 200 are not limited to the respective examples of
The ReRAM memory system 250 includes a memory controller 252. In the example of
The row peripheral circuit 254 is configured to control a plurality X of memory rows, where X is a positive integer, that each corresponds to a row of an array of ReRAM devices 258 associated with the ReRAM memory system 250. In the example of
Each of the ReRAM devices 258 can be configured substantially similar to the ReRAM devices 50, 150, and 200 in the respective examples of
What have been described above are examples. It is, of course, not possible to describe every conceivable combination of components or methods, but one of ordinary skill in the art will recognize that many further combinations and permutations are possible. Accordingly, the invention is intended to embrace all such alterations, modifications, and variations that fall within the scope of this application, including the appended claims. Additionally, where the disclosure or claims recite “a,” “an,” “a first,” or “another” element, or the equivalent thereof, it should be interpreted to include one or more than one such element, neither requiring nor excluding two or more such elements. As used herein, the term “includes” means includes but not limited to, and the term “including” means including but not limited to. The term “based on” means based at least in part on.
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/US2015/012898 | 1/26/2015 | WO | 00 |