Claims
- 1. A processing system, comprising:
a processor; and a memory coupled to the processor to store data provided by the processor and to provide data to the processor, the memory comprising:
an array of capacitor memory cells; access transistors coupled between each capacitor memory cell and a digit line; sense amplifier circuitry coupled to the digit line; and program circuitry coupled to selectively program the capacitor memory cells, such that conductive plates of the capacitor memory cells are permanently shorted together.
- 2. The processing system of claim 1 wherein the program circuitry selectively applies a potential difference across the capacitor memory cells to break-down an intermediate dielectric layer of the capacitor memory cells.
- 3. The processing system of claim 2, wherein the program circuitry uses anti-fuse programming techniques.
- 4. The processing system of claim 1 wherein the shorted capacitor memory cells are coupled to receive a program potential during memory read operations.
- 5. A processing system, comprising:
a processor; and a read only memory (ROM) embedded dynamic random access memory (DRAM) coupled to the processor to store data provided by the processor and to provide data to the processor, the memory comprising:
a first DRAM memory cell array; a second DRAM memory cell array; and program circuitry coupled to selectively program the second DRAM memory cell array, such that conductive plates of a plurality of memory cells of the second DRAM array are permanently shorted together.
- 6. The processing system of claim 5 wherein the program circuitry selectively applies a potential difference across the plurality of memory cells to break-down an intermediate dielectric layer of plurality of memory cells.
- 7. The processing system of claim 6 wherein the intermediate dielectric layer comprises either Ta2O5 or oxide-nitride-oxide (ONO) dielectric.
- 8. The processing system of claim 5 wherein the programmed memory cells are coupled to receive a program potential during memory read operations.
- 9. The processing system of claim 8 wherein the program potential is either Vcc or Vss.
- 10. A memory comprising:
an array of capacitor memory cells; access transistors coupled between each capacitor memory cell and a digit line; sense amplifier circuitry coupled to the digit line; and anti-fuse program circuitry coupled to selectively program the capacitor memory cells, such that conductive plates of the capacitor memory cells are permanently shorted together.
- 11. The memory of claim 11 wherein the program circuitry selectively applies a potential difference across the capacitor memory cells to break-down an intermediate dielectric layer of the capacitor memory cells.
- 12. The memory of claim 11 wherein the shorted capacitor memory cells are coupled to receive a program potential during memory read operations.
- 13. A method of programming a read only memory (ROM) comprising:
providing a program potential; and using anti-fuse techniques to selectively electrically short first memory cell capacitors using the program potential, such that the first memory cell capacitors form a non-volatile conductive path.
- 14. The method of claim 13 further comprising coupling the first memory cells to a bias voltage.
- 15. The method of claim 14 wherein the bias voltage is Vcc.
- 16. The method of claim 13 further comprising:
coupling the first memory cells to Vcc; and discharging second memory cell capacitors.
- 17. The method of claim 13 further comprising:
coupling the first memory cells to Vss; and charging second memory cell capacitors to Vcc.
- 18. A method of providing a read only memory (ROM) embedded dynamic random access memory (DRAM) comprising:
fabricating a ROM array comprising memory capacitor cells; applying a program voltage to a first plurality of the memory capacitor cells to break down a dielectric layer to selectively short the first plurality of the memory capacitor cells using anti-fuse programming techniques; coupling the first plurality of the memory cells to a first voltage; and charging a second plurality of the memory capacitor cells to a second voltage.
- 19. The method of claim 18 wherein the first and second voltage are Vcc and Vss, respectively.
- 20. The method of claim 18 wherein the first and second voltage are Vss and Vcc, respectively.
- 21. The method of claim 18 wherein the dielectric layer comprises either Ta2O5 or oxide-nitride-oxide (ONO) dielectric.
- 22. A method of operating a read only memory (ROM) embedded dynamic random access memory (DRAM) memory system, comprising:
providing a program potential to the memory; and using anti-fuse techniques to selectively electrically short first memory cell capacitors using the program potential, such that the first memory cell capacitors form a non-volatile conductive path.
- 23. The method of claim 22 further comprising coupling the first memory cells to a bias voltage.
- 24. The method of claim 23 wherein the bias voltage is Vcc.
- 25. The method of claim 22 further comprising:
coupling the first memory cells to Vcc; and discharging second memory cell capacitors.
- 26. The method of claim 22 further comprising:
coupling the first memory cells to Vss; and charging second memory cell capacitors to Vcc.
RELATED APPLICATION
[0001] This Application is a Continuation of U.S. application Ser. No. 10/190,631 filed Jul. 8, 2002, which is incorporated herein by reference.
Continuations (1)
|
Number |
Date |
Country |
Parent |
10190631 |
Jul 2002 |
US |
Child |
10843161 |
May 2004 |
US |