Claims
- 1. A memory device comprising:
a plurality of memory cell capacitors, wherein a portion of the plurality of memory cell capacitors are programmed in a non-volatile manner to a first data state; digit lines selectively couplable to the plurality of memory cell capacitors; sense circuitry coupled to the digit lines; and a reference cell coupled to the sense circuitry to force a detection of a second data state in an absence of a programmed memory cell capacitor coupled to the digit lines.
- 2. The memory device of claim 1 wherein the reference cell is couplable to a common digit line as the programmed memory cells.
- 3. The memory device of claim 1 wherein the reference cell is couplable to a complementary digit line as the programmed memory cells.
- 4. The memory device of claim 1 wherein the reference cell is a non-volatile memory cell.
- 5. The memory device of claim 1 wherein each programmed memory cell capacitor is hard programmed using an electrical potential to short a dielectric layer of the capacitor cell.
- 6. The memory device of claim 1 wherein each programmed memory cell capacitor is programmed with a physical conductor fabricated between capacitor plates of the capacitor cell.
- 7. The memory device of claim 1 wherein each programmed memory cell capacitor is programmed by providing a high leakage path from a storage node of the capacitor cell.
- 8. The memory device of claim 1 wherein the programmed memory cell capacitor is programmed by physically shorting a storage node of the capacitor cell to receive a voltage signal.
- 9. A read only memory (ROM) embedded dynamic random access memory (DRAM) device comprising:
a plurality of DRAM cell capacitors, wherein a portion of the plurality of DRAM cell capacitors are programmed as ROM cells in a non-volatile manner to a first data state; first and second digit lines, the first digit line is selectively couplable to the ROM cells; sense circuitry coupled to the first and second digit lines; and a reference cell coupled to the sense circuitry to force a detection of a second data state in an absence of a programmed memory cell capacitor coupled to the digit lines.
- 10. The ROM embedded DRAM of claim 9 wherein the reference cell is couplable to the first digit line.
- 11. The ROM embedded DRAM of claim 9 wherein the reference cell is couplable to the second digit line.
- 12. The ROM embedded DRAM of claim 9 wherein the ROM cells are hard programmed,
using an electrical potential to short a dielectric layer of the ROM cell, using a physical conductor fabricated between capacitor plates of the ROM cell, using a high leakage path from a storage node of the ROM cell, or using a physical short between a storage node of the ROM cell to receive a voltage signal.
- 13. A memory device, comprising:
a plurality of memory cell capacitors, wherein a portion of the plurality of memory cell capacitors are programmed in a non-volatile manner to a first data state; digit lines selectively couplable to the plurality of memory cell capacitors; sense circuitry coupled to the digit lines; and a non-volatile memory cell coupled to the sense circuitry to force a detection of a second data state in an absence of a programmed memory cell capacitor coupled to the digit lines.
- 14. A method of reading a read-only memory (ROM) cell comprising:
coupling a ROM cell to a first digit line; coupling a reference cell to the first digit line; and comparing a voltage of the first digit line to a voltage of a second digit line.
- 15. The method of claim 14 wherein the reference cell is a ROM cell.
- 16. The method of claim 14 wherein ROM cell is a DRAM capacitor cell hard programmed in a non-volatile manner to a first voltage level.
- 17. A method of reading a read-only memory (ROM) cell comprising:
coupling a ROM cell to a first digit line; coupling a reference cell to a second digit line; and comparing a voltage of the first digit line to a voltage of the second digit line.
- 18. The method of claim 17 wherein the reference cell is a ROM cell.
- 19. The method of claim 17 wherein ROM cell is a DRAM capacitor cell hard programmed in a non-volatile manner to a first voltage level.
- 20. A method of reading a read-only memory (ROM) cell comprising:
coupling a ROM cell to a first digit line; coupling a ROM cell to the first digit line; and comparing a voltage of the first digit line to a voltage of a second digit line.
- 21. The method of claim 20, wherein the ROM cell is a DRAM capacity cell hard programmed in a non-volatile manner to a first voltage level.
- 22. A method of reading a read-only memory (ROM) cell comprising:
coupling a ROM cell to a first digit line; coupling a bias circuit to a second digit line; and comparing a voltage of the first digit line to a voltage of the second digit line.
- 23. The method of claim 22 wherein the bias circuit is a ROM cell.
- 24. The method of claim 22 wherein ROM cell is a DRAM capacitor cell hard programmed in a non-volatile manner to a first voltage level.
- 25. A read only memory (ROM) array, comprising:
a first and a second digit line; a differential voltage sense amplifier circuit, each of the first and the second digit lines connected to the sense amplifier circuit; and a first and a second reference memory cell, each digit line selectively couplable to one of the first or the second reference memory cell to provide a differential between the digit lines.
- 26. The ROM array of claim 25, wherein the first digit line is an active digit line and the second digit line is a reference digit line
- 27. The ROM array of claim 26, wherein the first reference memory cell is coupled to the first digit line.
- 28. The ROM array of claim 26, wherein the second reference memory cell is coupled to a reference digit line.
- 29. A method of reading a read-only memory (ROM) cell, comprising:
equilibrating first and second digit lines to a common voltage; activating a memory cell word line; coupling a reference cell to the second digit line; and comparing a voltage on the first digit line to a voltage on the second digit line.
- 30. The method of claim 29, wherein coupling a reference cell comprises activating a reference word line.
RELATED APPLICATION
[0001] This is a divisional application of U.S. patent application Ser. No. 10/020,371, filed Dec. 12, 2001, titled “ROM EMBEDDED DRAM WITH BIAS SENSING” and commonly assigned, the entire contents of which are incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10020371 |
Dec 2001 |
US |
Child |
10376769 |
Feb 2003 |
US |