Claims
- 1. A method of reading a read-only memory (ROM) cell comprising:
coupling a ROM cell to a first digit line; coupling a reference cell to the first digit line; and comparing a voltage of the first digit line to a voltage of a second digit line.
- 2. The method of claim 1, wherein the reference cell is a ROM cell.
- 3. The method of claim 1, wherein ROM cell is a DRAM capacitor cell hard programmed in a non-volatile manner to a first voltage level.
- 4. The method of claim 3, wherein hard programming is accomplished:
using an electrical potential to short a dielectric layer of the ROM cell, using a physical conductor fabricated between capacitor plates of the ROM cell, using a high leakage path from a storage node of the ROM cell, or using a physical short between a storage node of the ROM cell to receive a voltage signal.
- 5. The method of claim 1, wherein comparing comprises:
coupling the reference cell to sense circuitry to force a detection of a second data state in an absence of a programmed memory cell capacitor coupled to the digit lines.
- 6. The method of claim 1, wherein the reference cell is a DRAM capacitor cell containing an appropriate charge to bias the first digit line toward a programmed cell state.
- 7. The method of claim 1, and further comprising:
precharging the first digit line to a first voltage level; and precharging the second digit line to a second voltage level.
- 8. A method of reading a read-only memory (ROM) cell comprising:
coupling a first ROM cell to a first digit line; coupling a second ROM cell to the first digit line; and comparing a voltage of the first digit line to a voltage of a second digit line.
- 9. The method of claim 8, wherein the first ROM cell is a DRAM capacitor cell hard programmed in a non-volatile manner to a first voltage level.
- 10. The method of claim 9, wherein hard programming is accomplished:
using an electrical potential to short a dielectric layer of the ROM cell, using a physical conductor fabricated between capacitor plates of the ROM cell, using a high leakage path from a storage node of the ROM cell, or using a physical short between a storage node of the ROM cell to receive a voltage signal.
- 11. The method of claim 1, wherein comparing comprises:
coupling the second ROM cell to sense circuitry to force a detection of a second data state in an absence of a programmed memory cell capacitor coupled to the digit lines.
RELATED APPLICATION
[0001] This is a continuation application of U.S. patent application Ser. No. 10/376,769, filed Feb. 28, 2003 (allowed), which is a divisional application of U.S. patent application Ser. No. 10/020,371 (now U.S. Pat. No. 6,545,899), filed Dec. 12, 2001, titled “ROM EMBEDDED DRAM WITH BIAS SENSING” and commonly assigned, the entire contents of which are incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10020371 |
Dec 2001 |
US |
Child |
10376769 |
Feb 2003 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10376769 |
Feb 2003 |
US |
Child |
10899894 |
Jul 2004 |
US |