Claims
- 1. A memory device comprising:
a plurality of memory cell capacitors, wherein a portion of the plurality of memory cell capacitors are programmed in a non-volatile manner to a first data state; digit lines selectively couplable to the plurality of memory cell capacitors; isolation circuitry to isolate sense circuitry from the digit lines; and a bias circuit coupled to the digit lines to couple the digit lines to a voltage source.
- 2. The memory device of claim 1 wherein the bias circuit is a transistor coupled between the digit line and the voltage source.
- 3. The memory device of claim 1 wherein first data state is logic zero Vss and the voltage source is Vcc.
- 4. The memory device of claim 1 wherein first data state is logic one Vcc and the voltage source is Vss.
- 5. The memory device of claim 1 wherein the bias circuit is couplable to a common digit line as the programmed memory cells.
- 6. The memory device of claim 1 wherein the bias circuit is couplable to a complementary digit line as the programmed memory cells.
- 7. The memory device of claim 1 wherein the bias circuit is couplable to the first digit line.
- 8. The memory device of claim 1 wherein the bias circuit is couplable to the second digit line.
- 9. The memory device of claim 1, wherein the isolation circuitry further comprises:
switch circuitry to selectively couple digit lines to a predetermined voltage.
- 10. A read only memory (ROM) embedded dynamic random access memory (DRAM) device comprising:
a plurality of DRAM cell capacitors, wherein a portion of the plurality of DRAM cell capacitors are programmed as ROM cells in a non-volatile manner to a first data state; first and second digit lines, the first digit line is selectively couplable to the ROM cells; isolation circuitry to isolate sense circuitry from the first and second digit lines; and a bias circuit coupled to the first digit line to couple the first digit line to a voltage source.
- 11. The ROM embedded DRAM of claim 10 wherein the bias circuit is a transistor coupled between the first digit line and the voltage source.
- 12. The ROM embedded DRAM of claim 10 wherein the ROM cells are hard programmed,
using an electrical potential to short a dielectric layer of the ROM cell, using a physical conductor fabricated between capacitor plates of the ROM cell, using a high leakage path from a storage node of the ROM cell, or using a physical short between a storage node of the ROM cell to receive a voltage signal.
- 13. A method of reading a read-only memory (ROM) cell comprising:
coupling a ROM cell to a first digit line; coupling a bias circuit to the first digit line; and comparing a voltage of the first digit line to a voltage of a second digit line.
- 14. The method of claim 13, wherein the bias circuit is a ROM cell.
- 15. The method of claim 13 wherein the ROM cell is a DRAM capacitor cell hard programmed in a non-volatile manner to a first voltage level.
- 16. The method of claim 13, and further comprising:
electrically isolating a sense amplifier circuit from the first digit line before coupling the ROM cell to the first digit line.
- 17. A method of reading a read-only memory (ROM) cell comprising:
electrically isolating sense amplifier circuitry from a first digit line; coupling a ROM cell to a first digit line; and coupling a voltage source circuit to the first digit line.
- 18. The method of claim 17 wherein the ROM cell is programmed to Vcc and the voltage source circuit couples the first digit line to Vss.
- 19. The method of claim 17 wherein the ROM cell is programmed to Vss and the voltage source circuit couples the first digit line to Vcc.
- 20. The method of claim 17, wherein coupling the ROM cell to a first digit line comprises switching a switch to connect the ROM cell to the first digit line
- 21. A memory device comprising:
a plurality of memory cell capacitors, wherein a portion of the plurality of memory cell capacitors are programmed in a non-volatile manner to a first data state; digit lines selectively couplable to the plurality of memory cell capacitors; sense circuitry coupled to the digit lines; isolation circuitry to isolate the sense circuitry from the digit lines; and a bias circuit coupled to the digit lines to couple the digit lines to a voltage source.
- 22. The memory device of claim 21 wherein the bias circuit is a transistor coupled between the digit line and the voltage source.
- 23. The memory device of claim 21 wherein first data state is logic zero Vss and the voltage source is Vcc.
- 24. The memory device of claim 21 wherein first data state is logic one Vcc and the voltage source is Vss.
- 25. A read only memory (ROM) embedded dynamic random access memory (DRAM) device, comprising,
a plurality of DRAM cell capacitors, wherein a portion of the plurality of DRAM cell capacitors are programmed as ROM cells in a non-volatile manner to a first data state; first and second digit lines, the first digit line is selectively couplable to the ROM cells; isolation circuitry to isolate sense circuitry from the digit lines; and sense circuitry coupled to the first and second digit lines, wherein the sense circuitry is biased to detect a second data state on the first digit line in an absence of a programmed memory cell capacitor coupled to the first digit line.
- 26. The ROM embedded DRAM of claim 25 wherein the sense circuitry comprises:
a first transistor coupled to the first digit line and a bias circuit; a second transistor coupled to the second digit line and the bias circuit, wherein the bias circuit couples a bias voltage signal to the first and second digit lines at first and second time periods, respectively.
- 27. The ROM embedded DRAM of claim 26 wherein the first and second transistors are n-channel transistors and the bias voltage signal is a low voltage signal.
- 28. The ROM embedded DRAM of claim 25 wherein the ROM cells are hard programmed,
using an electrical potential to short a dielectric layer of the ROM cell, using a physical conductor fabricated between capacitor plates of the ROM cell, using a high leakage path from a storage node of the ROM cell, or using a physical short between a storage node of the ROM cell to receive a voltage signal.
- 29. A read only memory (ROM) embedded dynamic random access memory (DRAM) device, comprising:
a plurality of DRAM cell capacitors, wherein a portion of the plurality of DRAM cell capacitors are programmed as ROM cells in a non-volatile manner to a first data state; first and second digit lines, the first digit line is selectively couplable to the ROM cells; sense circuitry coupled to the first and second digit lines; isolation circuitry to isolate sense circuitry from the digit lines; and a bias circuit coupled to the sense circuitry to force a detection of a second data state in an absence of a programmed memory cell capacitor coupled to the digit lines.
- 30. The ROM embedded DRAM of claim 29 wherein the bias circuit is couplable to a common digit line as the programmed memory cells.
- 31. The ROM embedded DRAM of claim 29 wherein the bias circuit is couplable to a complementary digit line as the programmed memory cells.
- 32. The ROM embedded DRAM of claim 29 wherein the bias circuit is couplable to the first digit line.
- 33. The ROM embedded DRAM of claim 29 wherein the bias circuit is couplable to the second digit line.
- 34. The ROM embedded DRAM of claim 29 wherein the ROM cells are hard programmed,
using an electrical potential to short a dielectric layer of the ROM cell, using a physical conductor fabricated between capacitor plates of the ROM cell, using a high leakage path from a storage node of the ROM cell, or using a physical short between a storage node of the ROM cell to receive a voltage signal.
- 35. A read only memory (ROM) embedded dynamic random access memory (DRAM) device, comprising:
a plurality of DRAM cell capacitors, wherein a portion of the plurality of DRAM cell capacitors are programmed as ROM cells in a non-volatile manner to a first data state; first and second digit lines, the first digit line is selectively couplable to the ROM cells; sense circuitry coupled to the first and second digit lines; isolation circuitry to isolate the sense circuitry from the digit lines; and a pre-charge circuit to charge the first and second digit lines to first and second voltage level, respectively.
- 36. The ROM embedded DRAM of claim 35 wherein the first data state is a logic one having a high voltage level, and the pre-charge circuit charges the first digit line to a voltage level that is less than a voltage level of the second digit line.
- 37. The ROM embedded DRAM of claim 35 wherein the first data state is a logic zero having a low voltage level, and the pre-charge circuit charges the first digit line to a voltage level that is greater than a voltage level of the second digit line.
- 38. The ROM embedded DRAM of claim 35 wherein the ROM cells are hard programmed,
using an electrical potential to short a dielectric layer of the ROM cell, using a physical conductor fabricated between capacitor plates of the ROM cell, using a high leakage path from a storage node of the ROM cell, or using a physical short between a storage node of the ROM cell to receive a voltage signal.
- 39. A memory device, comprising:
a plurality of memory cell capacitors, wherein a portion of the plurality of memory cell capacitors are programmed in a non-volatile manner to a first data state; digit lines selectively couplable to the plurality of memory cell capacitors; isolation circuitry to isolate sense circuitry from the digit lines; and sense circuitry coupled to the digit lines, wherein the sense circuitry is biased to detect a second data state in an absence of a programmed memory cell capacitor coupled to the digit lines.
- 40. The memory device of claim 39, and further comprising a bias circuit coupled to the digit lines to couple a bias voltage signal to first and second ones of the complementary digit lines at first and second time periods, respectively.
- 41. The memory device of claim 39, wherein the sense circuitry comprises:
a first transistor coupled to the first digit line and a bias circuit; a second transistor coupled to the second digit line and the bias circuit, wherein the bias circuit couples a bias voltage signal to the first and second digit lines at first and second time periods, respectively.
- 42. A memory device, comprising:
a plurality of memory cell capacitors, wherein a portion of the plurality of memory cell capacitors are programmed in a non-volatile manner to a first data state; digit lines selectively couplable to the plurality of memory cell capacitors; sense circuitry coupled to the digit lines; isolation circuitry to isolate sense circuitry from the digit lines; and a bias circuit coupled to the sense circuitry to force a detection of a second data state in an absence of a programmed memory cell capacitor coupled to the digit lines.
- 43. A memory device, comprising:
a plurality of memory cell capacitors, wherein a portion of the plurality of memory cell capacitors are programmed in a non-volatile manner to a first data state; digit lines selectively couplable to the plurality of memory cell capacitors; isolation circuitry to isolate sense circuitry from the digit lines; and a bias circuit coupled to the digit lines to couple the digit lines to a voltage source.
RELATED APPLICATION
[0001] This is a divisional application of U.S. patent application Ser. No. 10/020,371, filed Dec. 12, 2001, titled “ROM EMBEDDED DRAM WITH BIAS SENSING” and commonly assigned, the entire contents of which are incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
10020371 |
Dec 2001 |
US |
Child |
10376962 |
Feb 2003 |
US |