Claims
- 1. A method for operating an electrically programmable and erasable semiconductor non-volatile storage device having a matrix of memory cells arranged in rows and columns, the matrix including a sector of cells that are accessible through an associated plurality of rows, wherein an output terminal having a control signal thereon is directly connected to each of the plurality of rows, the method comprising an act of:
- applying a non-negative voltage to a control terminal of a p-channel depletion transistor disposed between a ground reference terminal having a ground reference signal thereon and the output terminal to enable erasure of the cells of the sector of the matrix wherein the control terminal is a different terminal than the output terminal and the act of applying includes an act of:
- providing a conduction path between the output terminal and the ground reference terminal such that, in response to the non-negative voltage, a voltage potential of the control signal is controlled to be substantially equal to a voltage potential of the ground reference signal.
- 2. The method of claim 1, further comprising an act of:
- applying a voltage to a control terminal of a second transistor disposed between the output terminal and a first reference terminal having a first reference signal thereon.
- 3. The method of claim 2, wherein a body terminal of the p-channel depletion transistor is connected to a body of the second transistor.
- 4. The method of claim 3, wherein the p-channel depletion transistor has a gate oxide thickness of at least 330 Angstroms.
- 5. The method of claim 1, further comprising an act of:
- applying a voltage to a control terminal of a first transistor disposed between the p-channel depletion transistor and the ground reference terminal.
- 6. The method of claim 5, further comprising an act of:
- applying a voltage to a control terminal of a second transistor disposed between the output terminal and a first reference terminal having a first reference signal thereon.
- 7. The method of claim 5, wherein the p-channel depletion transistor has a gate oxide thickness of at least 330 Angstroms.
- 8. The method of claim 5, wherein a body terminal of the p-channel depletion transistor is connected to a body of the second transistor.
- 9. The method of claim 8, wherein the p-channel depletion transistor has a gate oxide thickness of at least 330 Angstroms.
Priority Claims (1)
Number |
Date |
Country |
Kind |
96830174 |
Mar 1996 |
EPX |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a division of application Ser. No. 08/824,616, filed Mar. 27, 1997, now U.S. Pat. No. 5,848,013, entitled ROW DECODING CIRCUIT FOR A SEMICONDUCTOR NON-VOLATILE ELECTRICALLY PROGRAMMABLE MEMORY AND CORRESPONDING METHOD, which prior application is incorporated herein by reference.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5371705 |
Nakayama et al. |
Dec 1994 |
|
5400276 |
Takeguchi |
Mar 1995 |
|
5463583 |
Takashina |
Oct 1995 |
|
Non-Patent Literature Citations (2)
Entry |
European Search Report from European Patent Application 96830174.7, filed Mar. 29, 1996. |
IEICE Transactions On Electronics, vol. E77-c, No. 5, Mar. 1994, Tokyo JP, pp. 791-798, Atsumi, et al. "A 16 MB Flash EEPROM With A New Self Data Refresh Scheme For A Sector Erase Operation". |
Divisions (1)
|
Number |
Date |
Country |
Parent |
824616 |
Mar 1997 |
|