The present invention relates to a method for manufacturing integrated circuits and, in particular, to a method of manufacturing a diffusion barrier and metal liner for an interconnect structure of an integrated circuit.
The damascene and dual damascene processes for forming interconnect structures such as metal lines, vias and other interconnects in integrated circuits are well known to those skilled in the art. These processes typically require the formation of a diffusion barrier and metal liner over a wafer surface (including on the side walls and floor of any trench structures produced at locations where metal interconnect structures are desired). The diffusion barrier layer provides a block to undesired migrations and the metal liner provides an adhesion layer. Next, a metal seed layer is deposited over the diffusion barrier and metal liner in order to provide a low-resistance electrical path which supports a subsequent uniform metal electroplating over the wafer surface to be accomplished. The metal electroplating process fills the lined trench structures and defines the resulting interconnect structures of a metallization layer for the integrated circuit.
Reference is now made to
Next, a low-k intermetal dielectric layer 18 is provided over the PMD layer 14 (
A blanket formation of a diffusion barrier layer 22 is then made (
Next, a metal liner layer 23 is deposited over the diffusion barrier layer 22 (
A metal seed layer 24 is then formed on the wafer (
An electroplating process is then performed on the wafer to cause the remaining open portion of the trench 20 to be filled with metal 26 (
The processes of
The metal selected for the metal seed layer 24 and the electroplated metal 26 is typically copper. It will, of course, be understood that other materials could instead be chosen.
It is known in the art to add a dopant material to the copper sputtering target used in the deposition of the metal seed layer 24 (i.e., the sputtering target is formed of copper alloyed with another material). For example, the dopant may comprise manganese (Mn) or aluminum (Al). The added dopant material will typically be substantially uniformly distributed throughout the deposited copper seed layer 24. During the high temperature process used to form the dielectric cap layer 28, as well as during further other thermal cycles and processing operations associated with completing fabrication of the integrated circuit (such as with the addition of further metallization layers), those skilled in the art understand that the added dopant species may migrate from the copper seed layer 24 and diffuse through the electroplated copper metal 26 fill to form a self-aligned metal cap located at the interface 30 between the dielectric cap layer 28 and the electroplated copper metal 26 which fills the trench 20.
The diffusion barrier layer 22, metal liner layer 23 and metal seed layer 24 are typically formed using a plasma vapor deposition (PVD) process in a manner well known to those skilled in the art. Because PVD is essentially a line of sight type deposition process, the transfer of metal from the sputter target to locations along the side walls of the trench 20 can be blocked. For example, blocking may occur at protrusions formed on the side walls of the trench 20 by hard mask undercuts, reentrant gaps and rough side wall structures, and the shadowed areas will not receive a deposition. As a result, poor copper gap filling may occur due to a broken liner or seed layer or as a result of marginal seed layer coverage.
There has been some experimentation with the use of chemical vapor deposition (CVD) or atomic layer deposition (ALD) techniques known to those skilled in the art to deposit the metal liner layer 23. Such a liner layer has been shown to be somewhat effective in enhancing copper growth at shadowed locations within the trench 20.
It is desirable for a high percentage of the added dopant species to migrate from the seed layer 24 to the interface 30 between the dielectric cap layer 28 and the electroplated metal 26 which fills the trench 20 because this interface tends to be the initiation area of copper electromigration which can lead to circuit failure. The presence of a broken liner or seed layer or marginal seed layer coverage may adversely affect dopant species migration from the copper seed layer 24 towards the interface 30. Still further, the CVD or ALD processes used for depositing the metal liner layer produce a metal liner layer which includes impurities such as carbon and/or oxygen. These impurity species negatively affect the migration behavior of the doped species from the copper seed layer 24 towards the interface 30. Trapped and/or unsuccessfully migrated dopant species can significantly affect subsequent copper grain growth and produce an unacceptable increase in copper line resistance. In addition, if the metal liner layer 23 is in direct contact with the electroplated metal 26, for example due to a break in the seed layer 24, metal species of the metal liner layer 23 may diffuse into the bulk of the electroplated metal 26 and cause reliability problems.
As copper interconnect structures move towards finer geometries, there would be an advantage to having a diffusion barrier and liner which supports sufficient seed metal coverage on trench side walls, especially at hard mask undercuts and other critical locations. This would obviate concerns with breaks in seed layer coverage.
In an embodiment, a process comprises: opening a trench in a dielectric layer; lining the trench with a first diffusion barrier layer; lining the trench with a first conformal metal liner layer; lining the trench with a second diffusion barrier layer; lining the trench with a metal seed layer; and filling the trench with a metal fill.
In an embodiment, a process comprises: opening a trench in a dielectric layer; lining the trench with a sandwiched diffusion barrier and metal liner structure; lining the trench with a metal seed layer; and filling the trench with a metal fill; wherein the sandwiched diffusion barrier and metal liner structure comprises a conformal metal liner layer sandwiched between a first diffusion barrier layer and a second diffusion barrier layer.
In an embodiment, an apparatus comprises: a trench formed in a dielectric layer; a first diffusion barrier layer lining the trench; a first conformal metal liner layer lining the trench; a second diffusion barrier layer lining the trench; a metal seed layer lining the trench; and a metal fill that fills the trench.
In an embodiment, an apparatus comprises: a dielectric layer including a trench; a sandwiched diffusion barrier and metal liner structure lining the trench; a metal seed layer over the sandwiched diffusion barrier and metal liner structure; and a metal fill filling the trench; wherein the sandwiched diffusion barrier and metal liner structure comprises a conformal metal liner layer sandwiched between a first diffusion barrier layer and a second diffusion barrier layer.
For a better understanding of the embodiments, reference will now be made by way of example only to the accompanying figures in which:
Reference is now made to
A blanket formation of a diffusion barrier layer 122 is then made (
Next, a chemical vapor deposition (CVD) or atomic layer deposition (ALD) process is used to conformally deposit a first metal liner layer 124. This first metal liner layer 124 covers the diffusion barrier layer 122 on the top surface of the low-k intermetal dielectric layer 118 as well as the side walls and floor of the trench 120. Thus, there is coverage provided for all exposed areas of the multi-layer low-k intermetal dielectric layer 118, including reentrant gaps, rough sidewalls, liner breaks and hard mask undercut areas where there may not exist a continuous coverage provided by the diffusion barrier layer 122. The first metal liner layer 124 is typically made of cobalt or ruthenium.
As an optional step, an etchback may be performed to remove portions of the conformally deposited first metal liner layer 124 which are located at or near the floor of the trench. As this step is optional, the figures do not explicitly illustrate the effects of the removal which could effectuate a partial or complete removal or redistribution with respect to the lower portions of the first metal liner layer 124.
A blanket formation of a second (additional) diffusion barrier layer 126 is then made (
Next, a second (additional) metal liner layer 128 is deposited over the additional diffusion barrier layer 126 (
The layers 122, 124, 126 and 128 considered together form a sandwiched diffusion barrier and metal liner 130. For ease of illustration only, the multiple layers (122, 124, 126 and 128) of the sandwiched diffusion barrier and metal liner 130 will be illustrated in the following figures collapsed together as a single layer.
A metal seed layer 132 is then formed on the wafer (
The metal seed layer 132 preferably comprises copper. In an embodiment, the metal seed layer 132 is either un-doped or substantially uniformly doped (for example, with manganese (Mn) or aluminum (Al)). In another embodiment, the metal seed layer 132 is non-uniformly doped and exhibits a vertical doping gradient (i.e., the concentration of dopant species in the metal seed layer 132 varies by decreasing as a function of depth).
Reference is now made to
The formation of a metal seed layer 132 having a non-uniformly doped configuration is described in detail in co-pending U.S. application for patent Ser. No. 13/682,162, filed Nov. 20, 2012, entitled “Copper Seed Layer For An Interconnect Structure Having A Doping Concentration Level Gradient” (Attorney Docket No. 328940-1412), the disclosure of which is incorporated herein by reference.
Reference is once again made to
The processes of
The performance of the high temperature process used to form the dielectric cap layer 136, as well as the performance of other thermal cycles and processing operations associated with completing fabrication of the integrated circuit (such as with the addition of further metallization layers), causes a migration of the dopant species from the doped seed layer 132 towards the interface 138 between the dielectric cap layer 136 and the electroplated metal 134 which fills the trench 120. This migration forms a self-aligned metal cap 132 (shown by the stippling at the interface 138 in
In locations such as hardmask undercuts where there is a potential for a liner discontinuity to exist, the conformally deposited (for example, by chemical vapor deposition (CVP) or atomic layer deposition (ALD)) first metal liner layer 124 of the sandwiched diffusion barrier and liner 130 serves to prevent occurrences of breaks in the subsequently deposited metal seed layer 132. Additionally, even if metal seed layer 132 coverage is marginal at a critical location, the conformally deposited first metal liner layer 124 of the sandwiched diffusion barrier and liner 130 supports current flow during the electroplating process which fills the remaining open portion of the trench 120 with metal 134. By forming the sandwiched diffusion barrier and liner 130 with the conformally deposited first metal liner layer 124 positioned between the diffusion barrier layers 122 and 126 of the sandwiched diffusion barrier and metal liner 130, the diffusion barrier layers 122 and 126 function to ensure that the conformally deposited first metal liner layer 124 does not diffuse into the low-k intermetal dielectric layer 118 or the electroplated fill metal 134. Lastly, the additional diffusion barrier layer 126 separates the metal seed layer 132 from the conformally deposited first metal liner layer 124 and thus supports efficient migration of dopant species from the metal seed layer 132 to the interface 138 between the dielectric cap layer 136 and the electroplated metal 134 which fills the trench 120. As a result, an integrated circuit including the structure shown in
Although illustrated in connection with a damascene process, it will be understood that the method described herein for forming a sandwiched diffusion barrier and metal liner 130 is equally applicable to the dual damascene process as well as to other processes known in the art which are used to fill trench-like structures in integrated circuit devices with a metal material.
The metal selected for the metal seed layer 132 and the electroplated metal 134 is typically copper. The dopant species may comprise manganese (Mn) or aluminum (Al).
The foregoing description has provided by way of exemplary and non-limiting examples a full and informative description of the exemplary embodiment of this invention. However, various modifications and adaptations may become apparent to those skilled in the relevant arts in view of the foregoing description, when read in conjunction with the accompanying drawings and the appended claims. However, all such and similar modifications of the teachings of this invention will still fall within the scope of this invention as defined in the appended claims.