Claims
- 1. A method of propagating data through a single shift register having a first group of non-bypassable data words and a second group of bypassable data words, the method comprising the steps of:
- (a) providing a bypass mode for addressing and scanning the first group of non-bypassable data words of the shift register, the providing of the bypass mode including multiplexing a scan input to a scan output of the second group of bypassable data words, disabling selection of an output of the second group of bypassable data words, and enabling selection of an output of the first group of non-bypassable words, to insert only the first group of non-bypassable words into a scan path; and
- (b) providing a non-bypass mode for addressing and scanning the first group of non-bypassable data words and a second group of bypassable data words of the shift register;
- (c) selecting the bypass mode and applying data to an integrated circuit device; and
- (d) selecting the non-bypass mode and applying data to the integrated circuit device.
- 2. The method of claim 1 wherein the data words comprise scannable latches.
- 3. The method of claim 1 further comprising the step of applying a signal to switch between the bypass mode and non-bypass mode.
- 4. The method of claim 1 wherein the shift register is incorporated into an integrated circuit device.
- 5. A method of testing an integrated circuit device comprising the steps of:
- (a) providing a scannable memory array device having a first shift register chain, the first shift register chain having a first group of non-bypassable data words and a second group of bypassable data words;
- (b) providing a bypass mode for addressing and scanning the first group of non-bypassable data words, the providing of the bypass mode including multiplexing a scan input to a scan output of the second group of bypassable data words, disabling selection of an output of the second group of bypassable data words, and enabling selection of an output of the first group of non-bypassable words to insert only the first group of non-bypassable words into a scan path; and
- (c) providing a non-bypass mode for addressing and scanning the first group of non-bypassable data words and a second group of bypassable data words;
- (d) selecting the bypass mode and applying test data to the integrated circuit device; and
- (e) selecting the non-bypass mode and applying test data to the integrated circuit device.
- 6. The method of claim 5 wherein the data words comprise scannable LSSD L1/L2 latches.
- 7. The method of claim 5 further comprising the step of applying a control signal to switch between the bypass mode and the non-bypass mode.
Parent Case Info
This application is a continuation of application Ser. No. 08/577,676, filed Dec. 21, 1995, now U.S. Pat. No. 5,719,879.
US Referenced Citations (24)
Foreign Referenced Citations (3)
Number |
Date |
Country |
62-093672 |
Apr 1987 |
JPX |
4357477 |
Oct 1992 |
JPX |
5066244 |
Mar 1993 |
JPX |
Non-Patent Literature Citations (3)
Entry |
Culican EF, Diepenbrock JC and Ting YM. Shift Register Latch for Package Testing in Minimum Area and Power Dissipation. IBM Technical Disclosure Bulletin, 24(11A):5598-5600. |
McAnney WH. Bypass Latch Control of Long Shift Register Strings. IBM Technical Disclosure Bulletin , 32(7):474-478. |
Moser, JJ. LSSD Scan Path Truncated to Minimum Length For Testing. IBM Technical Disclosure Bulletin, 25(12):6547-6549. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
577676 |
Dec 1995 |
|