RD-292096A, Aug. 1988, RD, Annonymous.* |
M. P. Lepselter and S. M. Sze, “SB-IGFET: An Insulated-Gate Field-Effect Transistor Using Schottky Barrier Contacts for Source and Drain”, Proc. IEEE, pp. 1400-1402, Aug. 1968. |
J. R. Tucker, C. Wang, and P. S. Carney, “Silicon Field-Effect Transistor Based on Quantum Tunneling”, Appl. Phys. Lett, vol. 65, No. 5, pp. 618-620, Aug. 1994. |
B. Winstead and U. Ravaioli, “Simulation of Schottky Barrier MOSFET's with a Coupled Quantum Injection/Monte Carlo Technique”, IEEE Trans. Electron Devices, vol. 47, No. 6, pp. 1241-1246, Jun. 2000. |
J. Kedzierski, P. Xuan, E. H. Anderson, J. Bokor, T.-J. King, and C. Hu, “Complementary Silicide Source/Drain Thin-Body MOSFETs for the 20nm Gate Length Regime”, IEDM Tech. Digest, pp. 57-60, 2000. |
J. D. Plummer and P. B. Griffin, “Material and Process Limits in Silicon VLSI Technology”, Proc. IEEE, vol. 89, No. 3, pp. 240-258, Mar. 2001. |
D. J. Frank, R. H. Dennard, E. Nowak, P. M. Solomon, Y. Taur, and H.-S. P. Wong, “Device Scaling Limits of Si MOSFETs and Their Application Dependencies”, Proc. IEEE, vol. 89, No. 3, pp. 259-288, Mar., 2001. |
Semiconductor Industry Association, “International Technology Roadmap for Semiconductors 2002 Update”, 2002. |
Y. Zhang, J. Wang, L. Wang, and B.-Y. Nguyen, “Design of 10-nm-Scale Recessed Asymmetric Schottky Barrier MOSFETs”, IEEE Electron Device Letters, vol. 23, No. 7, pp. 419-421, Jul. 2002. |