Claims
- 1. A product in an intermediate stage in the manufacture of a semiconductor integrated circuit device adaptable for testing in parallel gate insulators of transistors in each individual die portion of a semiconductive wafer comprising
- a semiconductive wafer of a size for subsequent dicing into a plurality of transistors, and a plurality of source and drain zones in the wafer for inclusion in the plurality of transistors,
- a gate insulating layer over the wafer,
- a plurality of gate electrodes over the gate insulating layer, each between a pair of source and drain zones in the wafer for inclusion in a transistor,
- a deposited insulating layer extending over the wafer including contacting entirely the surfaces of the source and drain zones of the wafer and including apertures selectively only over regions of gate electrodes whose underlying gate insulating layer portions are to be tested,
- a temporary conductive contact layer designed for removal before the wafer is diced and extending over the deposited insulating layer, making low resistance connections selectively to gate electrodes through apertures in the deposited insulating layer, and patterned to include discrete portions, each of which contacts in parallel only gate electrodes of an individual die portion of the wafer and so is useful for testing in parallel the associated gate insulating layers in each individual die portion.
- 2. The product of claim 1 in which the wafer is silicon and the gate insulating layer is silicon oxide.
- 3. The product of claim 2 in which the conductive contact layer in which each discrete portion contacts in parallel each of the gate electrodes in its individual die portion of the wafer.
- 4. A product in an intermediate stage in the manufacture of a semiconductor integrated circuit device adaptable for testing in parallel gate insulators of transistors in each individual die portion of a semiconductive wafer comprising
- a semiconductive wafer of a size for subsequent dicing into a plurality of transistors, and a plurality of source and drain zones in the wafer for inclusion in the plurality of transistors,
- a gate insulating layer over the wafer,
- a plurality of gate electrodes over the gate insulating layer, each between a pair of source and drain zones in the wafer for inclusion in a transistor,
- a deposited insulating layer over the wafer and including apertures selectively over regions of each of the gate electrodes in each individual die portion, and
- a conductive contact layer designed for removal before the wafer is diced, extending over the deposited insulating layer making low resistance connections to the gate electrodes through the apertures in the deposited insulating layer, and patterned to include a plurality of discrete portions, each of which contacts selectively in parallel each gate electrode of an individual die portion of the wafer and so is useful for testing in parallel the associated gate insulating layers in each individual die portion.
Parent Case Info
This application is a division of application Ser. No. 55,335 filed 5/29/87, now U.S. Pat. No. 4,760,032.
US Referenced Citations (6)
Foreign Referenced Citations (3)
Number |
Date |
Country |
56-155542 |
Dec 1981 |
JPX |
57-164534 |
Oct 1982 |
JPX |
60-136323 |
Jul 1985 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Hoffman et al., IEEE J. of Solid State Circuits, vol. SC8, No. 5, Oct. 1973, pp. 298-305. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
55335 |
May 1987 |
|