Claims
- 1. A self-aligned body tie for a partially depleted silicon-on-insulator device structure, comprising in combination:
an active region on a silicon-on-insulator substrate; an N-channel device and a P-channel device formed on the active region; a first body tie providing a conduction path from a p-well region of the N-channel device to a P+ body contact; and a second body tie providing a conduction path from an n-well region of a P-channel device to an N+ body contact.
- 2. The structure of claim 1, wherein a gate is located substantially above the p-well region of the N-channel device and substantially above the n-well region of the P-channel device.
- 3. The structure of claim 2, wherein the gate extends onto a surrounding field oxide layer to provide interconnection between transistors and contacts.
- 4. The structure of claim 1, wherein the N-channel device includes an N+ drain, an N+ source, and a gate.
- 5. The structure of claim 1, wherein the P-channel device includes a P+ drain, a P+ source, and a gate.
- 6. The device of claim 1, wherein gate spacers are located substantially adjacent to both sides of the p-well region and the n-well region.
- 7. The structure of claim 6, wherein an N+ drain and an N+ source are located substantially adjacent to the gate spacers on opposite sides of the p-well region.
- 8. The structure of claim 6, wherein a P+ drain and a P+ source are located substantially adjacent to the gate spacers on opposite sides of the n-well region.
- 9. The structure of claim 1, wherein the P+ body contact is located substantially adjacent to an N+ source.
- 10. The structure of claim 1, wherein the N+ body contact is located substantially adjacent to a P+ source.
- 11. The structure of claim 1, wherein body tie spacers are located substantially adjacent to the P+ body contact and the N+ body contact.
- 12. The structure of claim 1, wherein the first body tie and the second body tie are located substantially between sidewalls and gate spacers.
- 13. A self-aligned body tie for a partially depleted silicon-on-insulator device structure, comprising in combination:
an active region on a silicon-on-insulator substrate; an N-channel device and a P-channel device formed on the active region, wherein the N-channel device includes an N+ drain, an N+ source, and a gate, wherein the P-channel device includes a P+ drain, a P+ source, and the gate, and wherein the gate extends onto a surrounding field oxide layer to provide interconnection between transistors and contacts; a first body tie providing a conduction path from a p-well region of the N-channel device to a P+ body contact, wherein the P+ body contact is located substantially adjacent to the N+ source; a second body tie providing a conduction path from an n-well region of a P-channel device to an N+ body contact, wherein the N+ body contact is located substantially adjacent to the P+ source; and wherein gate spacers are located substantially adjacent to both sides of the p-well region and the n-well region, wherein the N+ drain and the N+ source are located substantially adjacent to the gate spacers on opposite sides of the p-well region, wherein the P+ drain and the P+ source are located substantially adjacent to the gate spacers on opposite sides of the n-well region, wherein body tie spacers are located substantially adjacent to the P+ body contact and the N+ body contact, and wherein the first body tie and the second body tie are located substantially between sidewalls and gate spacers.
- 14. A method of forming a silicon-on-insulator device structure, comprising in combination:
forming a layer of pre-gate oxide on a device silicon layer; creating a p-well region and an n-well region in the device silicon layer; removing the pre-gate oxide layer; forming a gate oxide layer; forming a gate polysilicon layer; doping the gate polysilicon layer to create a P-channel device and an N-channel device; forming a nitride layer; etching the nitride layer and the gate polysilicon layer; performing body tie implants; forming body tie spacers; etching the body tie spacers, the gate oxide layer, and the device silicon layer; forming a field oxide layer; planarizing the field oxide layer; removing the nitride layer; forming a second polysilicon layer; etching the second polysilicon layer and the gate polysilicon layer to form a gate; creating gate edge profile adjustment implants in the device silicon layer to create a conduction path; and forming source, drain, and body contacts.
- 15. The method of claim 14, wherein the device silicon layer is formed on a buried oxide layer of a silicon-on-insulator structure.
- 16. The method of claim 14, wherein the device silicon layer is formed on a sapphire layer of a silicon-on-sapphire structure.
- 17. The method of claim 14, wherein the layer of pre-gate oxide is formed by oxidation.
- 18. The method of claim 14, wherein the layer of pre-gate oxide is substantially 200 Angstroms thick.
- 19. The method of claim 14, further comprising performing a masked p-well implant to create the p-well region in the device silicon region.
- 20. The method of claim 14, further comprising performing a masked n-well implant to create the n-well region in the device silicon region.
- 21. The method of claim 14, further comprising performing ion implantation to create the p-well region and the n-well region in the device silicon layer.
- 22. The method of claim 14, further comprising performing selectively etching to remove the pre-gate oxide layer.
- 23. The method of claim 14, wherein the gate oxide layer is a nitridized gate oxide.
- 24. The method of claim 14, wherein the gate oxide layer is thermally grown silicon nitride.
- 25. The method of claim 14, wherein the gate oxide layer is substantially 48 Angstroms thick.
- 26. The method of claim 14, wherein the gate polysilicon layer is formed using low pressure chemical vapor deposition.
- 27. The method of claim 14, wherein the gate polysilicon layer is deposited in an amorphous state.
- 28. The method of claim 14, wherein the gate polysilicon layer is substantially 2000 Angstroms thick.
- 29. The method of claim 14, further comprising performing wherein ion implantation to dope the gate polysilicon layer.
- 30. The method of claim 14, wherein the nitride layer is formed using plasma-enhanced chemical vapor deposition.
- 31. The method of claim 14, wherein the nitride layer is substantially 1750 Angstroms thick.
- 32. The method of claim 14, further comprising forming an oxide layer on the nitride layer.
- 33. The method of claim 14, wherein ion implantation is used for the body tie implants.
- 34. The method of claim 14, wherein the body tie implants form body ties.
- 35. The method of claim 14, wherein the doping level of the body tie implants is selected to prevent a source from extending through the body ties.
- 36. The method of claim 14, wherein the body tie spacers are formed using plasma-enhanced chemical vapor deposition.
- 37. The method of claim 14, further comprising performing a high temperature gate dopant drive cycle.
- 38. The method of claim 37, wherein the high temperature gate dopant drive cycle is substantially 850 degrees Celsius for approximately 60 minutes.
- 39. The method of claim 14, further comprising forming sidewalls.
- 40. The method of claim 39, wherein the sidewalls are formed by oxidation.
- 41. The method of claim 39, wherein the sidewalls are substantially 65 Angstroms thick.
- 42. The method of claim 14, wherein the field oxide is annealed.
- 43. The method of claim 14, wherein planarization is performed using chemical mechanical planarization.
- 44. The method of claim 14, wherein the nitride layer is removed using a selective etch.
- 45. The method of claim 14, further comprising etching the body tie spacers and the field oxide layer substantially even with the top of the gate polysilicon layer.
- 46. The method of claim 14, wherein the second polysilicon layer is formed using low pressure chemical vapor deposition.
- 47. The method of claim 14, wherein the second polysilicon layer is deposited in an amorphous state.
- 48. The method of claim 14, wherein the second polysilicon layer is substantially 1500 Angstroms thick.
- 49. The method of claim 14, wherein the second polysilicon layer extends onto the field oxide layer to provide interconnection between transistors and contacts.
- 50. The method of claim 14, wherein ion implantation is used to create the gate edge profile adjustment implants in the device silicon layer to create a conduction path.
- 51. The method of claim 14, wherein gate edge profile adjustment implant parameters are selected to create a resistive connection along edges of active areas of the silicon-on-insulator device structure.
- 52. The method of claim 14, further comprising forming gate spacers.
- 53. The method of claim 14, wherein ion implantation is used to form the source, drain, and body contacts.
- 54. The method of claim 14, wherein an N+ implant is performed substantially between the gate spacers in the p-well region of the device silicon layer forms an N+ drain and an N+ source.
- 55. The method of claim 54, wherein a P+ implant is performed substantially adjacent to the N+ source to form the P+ body contact.
- 56. The method of claim 14, wherein a P+ implant is performed substantially between the gate spacers in the n-well region of the device silicon layer forming a P+ drain 104 and a P+ source.
- 57. The method of claim 56, wherein an N+ implant is performed substantially adjacent to the P+ source to form the N+ body contact.
- 58. The method of claim 14, further comprising performing thermal annealing to activate the implants.
- 59. The method of claim 14, further comprising forming a self-aligned silicide on the silicon-on-insulator device structure.
- 60. A method of forming a silicon-on-insulator device structure, comprising in combination:
providing a p-well region and an n-well region in a device silicon layer and a gate polysilicon layer; providing at least one body tie in the device silicon layer; providing body tie spacers; providing sidewalls; providing a gate by shaping the gate polysilicon layer and a second polysilicon layer; providing gate spacers; providing at least one source in the device silicon layer; providing at least one drain in the device silicon layer; and providing at least one body contact in the device silicon layer, wherein the at least one body tie connects the p-well region of the device silicon layer to the at least one body contact.
- 61. The method of claim 60, further comprising providing at least one body contact in the device silicon layer, wherein the at least one body tie connects the n-well region of the device silicon layer to the at least one body contact.
- 62. The method of claim 60, wherein the device silicon layer is formed on a buried oxide layer of a silicon-on-insulator structure.
- 63. The method of claim 60, wherein the device silicon layer is formed on a sapphire layer of a silicon-on-sapphire structure.
GOVERNMENT RIGHTS
[0001] The United States Government has acquired certain rights in this invention pursuant to Contract No. DTRA 01-00-C-0017 awarded by the Defense Threat Reduction Agency.