This application is related to application Ser. No. 09/927,143, titled “Trench MIS Device With Active Trench Corners And Thick Bottom Oxide And Method Of Making The Same,” filed Aug. 10, 2001, and incorporated herein by reference.
Some metal-insulator-semiconductor (MIS) devices include a gate located in a trench that extends downward from the surface of a semiconductor substrate (e.g., silicon). The current flow in such devices is primarily vertical and, as a result, the cells can be more densely packed than devices with lateral current flow. All else being equal, this increases the current carrying capability and reduces the on-resistance of the device. Devices included in the general category of MIS devices include metal-oxide-semiconductor field effect transistors (MOSFETs), insulated gate bipolar transistors (IGBTs), and MOS-gated thyristors.
Trench MOSFETs, for example, can be fabricated with a high transconductance (gm,max) and low specific on resistance (Ron), which are important for optimal linear signal amplification and switching. One of the most important issues for high frequency operation, however, is reduction of the MOSFET internal capacitances. The internal capacitances include the gate-to-drain capacitance (Cgd), which is also called the feedback capacitance (Crss), the input capacitance (Ciss), and the output capacitance (Coss).
A significant disadvantage of MOSFET 10 is a large overlap region 18 formed between gate 14 and N-epi layer 13, which subjects a portion of thin gate insulator 15 to the drain operating voltage. The large overlap limits the drain voltage rating of MOSFET 10, presents long term reliability issues for thin gate insulator 15, and greatly increases the gate-to-drain capacitance, Cgd, of MOSFET 10. In a trench structure, Cgd is larger than in conventional lateral devices, limiting the switching speed of MOSFET 10 and thus its use in high frequency applications.
In accordance with the present invention, a trench MOSFET is formed by creating a trench in a semiconductor substrate. A portion of either a side wall of the trench, or the bottom of the trench, or both the side wall and bottom, is implanted with an implant species. An insulating layer is then grown overlying the bottom and side wall of the trench. The implant species is selected such that the insulating layer grows more quickly on the bottom of the trench than on the side wall of the trench, resulting in a thicker insulating layer in the bottom of the trench than on the trench side walls. In some embodiments, a first implant species is implanted in the bottom of the trench and a second species is implanted in the side wall of the trench. The first implant species is selected to increase the insulating layer growth rate and the second implant species is selected to decrease the insulating layer growth rate. In some embodiments, the first implant species is argon, neon, arsenic, or an inert gas. In some embodiments, the second implant species is nitrogen.
After trench 19 is formed, at least a portion of either the side walls of trench 19, the bottom of trench 19, or both are implanted with an implant species to affect the rate of later oxide formation. The bottom of the trench may be implanted by a zero degree argon, neon, or other inert gas implant, as shown by broken arrows 31 in
The presence of argon in the bottom of trench 19 increases the oxide growth rate during a later oxidation step. The table below illustrates the increase in oxide growth rate caused by ion implantation with argon.
As illustrated in the above table, oxide will grow at a faster rate on a silicon surface that has been implanted with argon than on a silicon surface that has not been implanted with argon, resulting in a thicker oxide on the implanted surface. Accordingly, by controlling the size of the argon implant region and the concentration of argon implanted, the shape and thickness of the oxide in the bottom of trench 19 can be controlled.
Returning now to
Insulating layer 16, which may be, for example, BPSG, is deposited by CVD on the surface of the device. Insulating layer 16 is etched, typically using a dry etch, to expose portions of p-type body regions 12 and N+ source regions 11. Electrical contact to body regions 12 and N+ source regions 11 is made by conductor 17, which is usually a metal or metal alloy deposited by, for example, physical vapor deposition, plating, sputtering, or evaporation. Electrical contact to the drain (not shown) is made to the opposite surface of the N+ substrate (not shown) on which N-epi layer 14 is grown.
Because inert gas implantation in the bottom of the trench increases the oxidation rate and nitrogen implantation on the side walls of the trench decreases the oxidation rate, the above-described methods are self-aligning, and avoid the use of an etch to control the shape and thickness of layer 21. The method described above thus allows incorporation of a thick insulating layer 21 at the bottom of trench 19 to minimize Cgd with minimal undesirable effects or manufacturing concerns which may be caused by other methods such as thermal growth or other deposition techniques. For example, the above-described method avoids stress effects at the concave bottom of trench 19 and thinning of insulating layers at the junction of thick layer 21 with thin layer 15, both of which may be caused by thermal growth of thick layer 21. Also, the above-described method eliminates problems with control of thickness and shape of insulating layer 21, caused by etching to define the shape and thickness of thick layer 21. Such control problems may be encountered when thick layer 21 is deposited by PECVD, then etched to attain the desired shape and thickness of thick layer 21.
The trench MOSFET 40 of
The foregoing embodiments are intended to be illustrative and not limiting of the broad principles of this invention. Many additional embodiments will be apparent to persons skilled in the art. For example, the structures and methods of this invention can be used with any type of metal-insulator-semiconductor (MIS) device in which it is desirable to form an insulating layer between a trench gate and a region outside the trench, while minimizing the gate-to-drain overlap regions. Also, various insulative or conductive materials can be used where appropriate, and the invention is also applicable to p-type MOSFETs. The invention is limited only by the following claims.
Number | Name | Date | Kind |
---|---|---|---|
4914058 | Blanchard | Apr 1990 | A |
4967245 | Cogan et al. | Oct 1990 | A |
4992390 | Chang | Feb 1991 | A |
5082795 | Temple | Jan 1992 | A |
5183774 | Satoh | Feb 1993 | A |
5242845 | Baba et al. | Sep 1993 | A |
5308787 | Hong et al. | May 1994 | A |
5372950 | Kim et al. | Dec 1994 | A |
5672889 | Brown | Sep 1997 | A |
5741740 | Jang et al. | Apr 1998 | A |
5770878 | Beasom | Jun 1998 | A |
5888880 | Gardner et al. | Mar 1999 | A |
5907776 | Hshieh et al. | May 1999 | A |
5929481 | Hshieh et al. | Jul 1999 | A |
5937310 | Gardner et al. | Aug 1999 | A |
6063694 | Togo | May 2000 | A |
6150670 | Faltermeier et al. | Nov 2000 | A |
6180490 | Vassiliev et al. | Jan 2001 | B1 |
6228720 | Kitabatake et al. | May 2001 | B1 |
6300219 | Doan et al. | Oct 2001 | B1 |
6444528 | Murphy | Sep 2002 | B1 |
6445035 | Zeng et al. | Sep 2002 | B1 |
6455378 | Inagawa et al. | Sep 2002 | B1 |
6534365 | Kim et al. | Mar 2003 | B1 |
20010026989 | Thapar | Oct 2001 | A1 |
20010038121 | Kim et al. | Nov 2001 | A1 |
Number | Date | Country |
---|---|---|
09283535 | Oct 1997 | JP |
Number | Date | Country | |
---|---|---|---|
20030235959 A1 | Dec 2003 | US |