Claims
- 1. A flash EEPROM array comprising
- a plurality of dual-bit flash EEPROM cell structures arranged in rows and columns, each cell structure including first and second floating gate transistors separated by a select gate transistor,
- a plurality of bit lines interconnecting drains of floating gate transistors of cell structures aligned vertically,
- a plurality of word lines interconnecting select gates of cell structures aligned horizontally,
- floating gates of said floating gate transistors being formed from a first polysilicon layer, the control gates of all floating gate transistors being formed from a second polysilicon layer, and said word lines and said select gates being formed from a third polysilicon layer.
- 2. The flash EEPROM array as defined by claim 1 wherein two bits are stored between adjacent bit lines.
- 3. The dual-bit flash EEPROM array as defined by claim 1 wherein programming, reading, and erasing a floating gate transistor in a cell structure is accomplished according to the following table:
- ______________________________________READ CELL 1 PROGRAM CELL 1 ERASE CELL 1______________________________________V.sub.sg 5 1.8.about.2 0V.sub.cg1 5 12 0V.sub.cg2 12 12 0V.sub.BL1 1.about.2 5 12V.sub.BL2 0 0 floating______________________________________
- where
- V.sub.sg is the voltage applied to said select gate,
- V.sub.cg1 is the voltage applied to a first control gate,
- V.sub.cg2 is the voltage applied to a second control gate,
- V.sub.BL1 is the voltage applied to said first bit line,
- V.sub.BL2 is the voltage applied to said second bit line.
Parent Case Info
This is a Division of application Ser. No. 08/134,779, filed Oct. 12, 1993, now U.S. Pat. No. 5,364,806 which was a Division of application Ser. No. 07/751,499, filed Aug. 29, 1991, now U.S. Pat. No. 5,278,439.
US Referenced Citations (2)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2309681 |
Dec 1990 |
JPX |
Divisions (2)
|
Number |
Date |
Country |
Parent |
134779 |
Oct 1993 |
|
Parent |
751499 |
Aug 1991 |
|