This application is a divisional of earlier U.S. patent application, Ser. No. 08/517,782, filed Aug. 22, 1995, U.S. Pat. No. 5,759,911.
| Number | Name | Date | Kind |
|---|---|---|---|
| 4789648 | Chow et al. | Dec 1988 | |
| 4837123 | Kato et al. | Jun 1989 | |
| 4921723 | Nichols et al. | May 1990 | |
| 5100838 | Dennison | Mar 1992 | |
| 5106780 | Higuchi | Apr 1992 | |
| 5118382 | Cronin et al. | Jun 1992 | |
| 5144411 | Kaanta et al. | Sep 1992 | |
| 5536679 | Park | Jul 1996 | |
| 5616960 | Noda et al. | Apr 1997 | |
| 5710460 | Leidy et al. | Jan 1998 |
| Entry |
|---|
| Wolf, S., Silicon Processing for the VLSI Era, vol. 2, Lattice Press, 1990, pp. 194-199. |
| "Module Protection, C4 Life Extension and Chip Reworkability Using Parylene", Babich et al., IBM Technical Disclosure Bulletin, vol. 34, No. 2, p. 143 (Jul. 1991). |
| "Line and Via Interconnect Structure Using a Single Mask", Cronin et al., IBM Technical Disclosure Bulletin, vol. 32, No. 12, p. 146 (May 1990). |
| "Thin Film Capacitors", Maissel et al., Handbook of Thin Film Technology, pp. 19-26-19-27 (1970). |
| Number | Date | Country | |
|---|---|---|---|
| Parent | 517782 | Aug 1995 |