Claims
- 1. Planarized contacts in a field effect transistor to source and drain contact regions and overlying a gate oxide overlying a gate region, with said source and drain contact regions and said gate region formed in a major surface of a semiconductor substrate, said contacts comprising plugs of a conducting material, disposed in openings formed in insulating material formed in said substrate, said insulating material comprising a multilayer structure comprising
- (a) a first layer consisting essentially of an oxide;
- (b) a second layer consisting essentially of an etch-stop material having a significantly different etch rate than said oxide of said first layer; and
- (c) a third layer consisting essentially of an oxide, wherein said planarized contacts terminate in an upper surface that is coplanar with the upper surface of said insulating layer.
- 2. The contacts of claim 1 wherein said conducting material comprises polysilicon or tungsten.
- 3. The contacts of claim 1 wherein said interconnects are planar with respect to said substrate surface.
- 4. The contacts of claim 1 wherein said transistor is electrically isolated from adjacent transistors.
- 5. The contacts of claim 4 wherein said transistor is isolated by an oxide-filled trench formed in said surface of said semiconductor.
- 6. The contacts of claim 1 wherein said semiconductor substrate comprises silicon, said first layer consists essentially of silicon dioxide, said second layer consists essentially of silicon nitride, and said third layer consists essentially of silicon dioxide.
- 7. The contacts of claim 6 wherein said first layer of silicon dioxide is about 2,500 .ANG. thick.
- 8. The contacts of claim 6 wherein said first layer of silicon dioxide is about 400 .ANG. thick.
- 9. The contacts of claim 1 wherein one end of said source and drain plugs contact said surface and the other end of at least some of said source, gate, and drain plugs terminate in a coplanar region above said substrate for contacting by a planar interconnect.
- 10. The contacts of claim 9 wherein at least said other end of said plugs is provided with a silicide having a sheet resistance of about 2 to 4 .OMEGA./square.
- 11. Planarized contacts in a CMOS device to source and drain contact regions and overlying a gate oxide overlying a gate region, with said source and drain contact regions and said gate region formed in a major surface of a semiconductor substrate, said CMOS device substantially electrically isolated from adjacent devices, said contacts comprising plugs of a conducting material, disposed in openings formed in insulating material formed in said substrate, said insulating material comprising a multilayer structure comprising
- (a) a first layer consisting essentially of an oxide;
- (b) a second layer consisting essentially of an etch-stop material having a significantly different etch rate than said oxide of said first layer; and
- (c) a third layer consisting essentially of an oxide, wherein said planarized contacts terminate in an upper surface that is coplanar with the upper surface of said insulating layer.
- 12. The contacts of claim 11 wherein one end of said source and drain plugs contact said surface and the other end of at least some of said source, gate, and drain plugs terminate in a coplanar region above said substrate for contacting by a planar interconnect.
- 13. The contacts of claim 12 wherein at least said other end of said plugs is provided with a silicide having a sheet resistance of about 2 to 4 .OMEGA./square.
- 14. The contacts of claim 11 wherein said semiconductor substrate comprises silicon, said first layer consists essentially of silicon dioxide, said second layer consists essentially of silicon nitride, and said third layer consists essentially of silicon dioxide.
- 15. The contacts of claim 14 wherein said first layer of silicon dioxide is about 2,500 .ANG. thick.
- 16. The contacts of claim 14 wherein said first layer of silicon dioxide is about 400 .ANG. thick.
- 17. The contacts of claim 11 wherein said interconnects are planar with respect to said substrate surface.
- 18. The contacts of claim 11 wherein said said device is isolated by an oxide-filled trench formed in said surface of said semiconductor.
Parent Case Info
The present application is a continuation of application Ser. No. 07/338,496, filed Apr. 13, 1989, now abandoned which in turn is a continuation of application Ser. No. 07/127,733filed Dec. 2, 1987, now abandoned.
US Referenced Citations (7)
Continuations (2)
|
Number |
Date |
Country |
| Parent |
338496 |
Apr 1989 |
|
| Parent |
127733 |
Dec 1987 |
|