Claims
- 1. A memory cell formed in a silicon substrate of a first conductivity type comprising:
- first and second spaced-apart substantially parallel isolation regions formed in said substrate, said first and second spaced-apart substantially parallel isolation regions each having a substantially rectangular shape and defining a longitudinal channel therebetween and each said isolation region having at least one side and at least one end;
- a gate member extending latitudinally across said channel from said at least one said side of said first isolation region to said at least one said side of said second isolation region, said gate member having at least one end vertically coincident to said at least one end of each of said isolation regions;
- a third region of a second conductivity type, said third region formed in said substrate coincident to said at least one end of each of said isolation regions and to said at least one end of said gate member.
- 2. The memory cell of claim 1 wherein said first conductivity type is n-type and said said second conductivity type is p-type.
- 3. The memory cell of claim 2 wherein said gate member comprises polysilicon.
- 4. The memory cell of claim 3 wherein said first and second substantially parallel isolation regions comprise field oxide regions.
- 5. The memory cell of claim 4 wherein said third region is a source region.
Parent Case Info
This is a divisional of application Ser. No. 07/621,284, filed Nov. 29, 1990.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4620361 |
Matsukawa et al. |
Nov 1986 |
|
4814286 |
Tam |
Mar 1989 |
|
4861730 |
Hsia et al. |
Aug 1989 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
0021946 |
Jan 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
S. K. Ghandhi, VLSI Fabrication Principles, 499-509 and 534-541, (1983). |
Divisions (1)
|
Number |
Date |
Country |
Parent |
621284 |
Nov 1990 |
|