The present disclosure relates to a semiconductor apparatus, a method of manufacturing the semiconductor apparatus, and an electronic apparatus that are configured to be connected using a stud bump.
As a flip-chip connection technique of a semiconductor apparatus, there is a method of connecting an Au stud bump to an SnAg solder bump or a method of connecting an Au stud bump to an Sn solder bump which is coated with Pd (Japanese Patent Application Laid-Open Nos. 2009-218442 and 2009-239278).
There is a flip-chip connection technique for connecting an Au stud bump to a Cu electrode of a semiconductor chip (Japanese Patent Application Laid-Open No. 2001-60602) or a flip-chip connection technique for connecting an Au stud bump to an Sn-plated Cu electrode (Japanese Patent Application Laid-Open No. 2005-179099).
Moreover, a Cu stud bump substituted for an Au stud bump has been suggested (Japanese Patent Application Laid-Open No. 2011-23568).
In the flip-chip connection technique using the above described stud bump, it has been demanded to improve connection reliability of a semiconductor apparatus.
The present disclosure provides a semiconductor apparatus, a method of manufacturing the semiconductor apparatus, and an electronic apparatus which have high connection reliability.
The semiconductor apparatus in the present disclosure includes a semiconductor component, a Cu stud bump formed on the semiconductor component, and a solder bump electrically connected to the Cu stud bump.
Moreover, the method of manufacturing the semiconductor apparatus in the present disclosure includes forming the Cu stud bump on the semiconductor component and flip-chip connecting the Cu stud bump to the solder bump.
Moreover, the electronic apparatus in the present disclosure includes the semiconductor apparatus and a signal processing circuit configured to process an output signal of the semiconductor apparatus.
According to the semiconductor apparatus and the method of manufacturing the semiconductor apparatus, the flip-chip connection is performed using the Cu stud bump, so that an alloy having a low strength is not generated at a connection portion between Cu and a solder even in low temperature connection. Therefore, connection defects are prevented at the connection portion between the Cu stud bump and the solder bump, and the connection reliability can be improved.
According to the present disclosure, it is possible to provide the semiconductor apparatus and the electronic apparatus which have high connection reliability.
These and other objects, features and advantages of the present disclosure will become more apparent in light of the following detailed description of best mode embodiments thereof, as illustrated in the accompanying drawings.
Hereinafter, examples of embodiments for carrying out the present disclosure will be described. However, the present disclosure will not be limited to the following examples.
It is noted that the descriptions will be given below in accordance with the following order.
1. Overview of semiconductor apparatus
2. First embodiment of semiconductor apparatus
3. Method of manufacturing semiconductor apparatus of First Embodiment
4. Second embodiment of semiconductor apparatus
5. Method of manufacturing semiconductor apparatus of Second Embodiment
6. Electronic apparatus
An overview of flip-chip connection of a semiconductor apparatus will be described.
The Au stud bump 11 shown in
Moreover, the Sn bump 12 shown in
As shown in
At this time, it may be necessary to connect the Au stud bump 11 and the Sn bump 12 at 300° C. or higher to improve the connection reliability.
As shown in
As described above, in the flip-chip connection performed by the Au stud bump 11 and the Sn bump 12, it may be necessary to perform high-temperature connection at 300° C. or higher, so that it is difficult to perform low-temperature connection in view of the connection reliability.
Moreover, instead of using the Sn bump, as shown in
The Au stud bump 21 shown in
However, in the connection performed by using the Au stud bump 21 and the In bump 22, a diffusion coefficient between Au and In is large, so that it is difficult to control a growth of an AuIn alloy. As a result, as shown in
As described above, in the flip-chip connection using the stud bump, it is difficult to perform low temperature processing in view of the connection reliability. Therefore, in a case where a material having a low heat resistance is mounted on the semiconductor component and the like, it is difficult to apply the flip-chip connection having high connection reliability. Therefore, it has been demanded that a method of the flip-chip connection can stably connect, at a low temperature, the semiconductor apparatus and the like formed by using a material having a low heat resistance and have high connection reliability.
Hereinafter, a first embodiment of the semiconductor apparatus will be described.
The semiconductor apparatus 30 is constituted of a semiconductor component 31 including the image sensor, and a glass substrate 32. The semiconductor component 31 includes an electrode 45 formed on the semiconductor component 31 and a Cu stud bump 41 formed on the electrode 45.
Moreover, the glass substrate 32 includes an electrode 47 for flip-chip connection formed on the glass substrate 32, the under bump metal (UBM) 48 formed on the electrode 47, and a low melting point solder bump 44 formed on the UBM 48. Further, a wiring layer 34 formed on the glass substrate 32, a protective layer 49 coating the wiring layer 34, an electrode 35 for external connection connected to the wiring layer 34, and a solder ball 36 formed on the electrode 35 for external connection.
Moreover, an under-fill resin 33 which seals a connection portion between the Cu stud bump 41 and the solder bump 44 is provided between the semiconductor component 31 and the glass substrate 32.
The semiconductor component 31 is an element generally used as an image sensor and is a semiconductor element such as a CCD (charge coupled device) image sensor and a CMOS (complementary metal oxide semiconductor) image sensor. The semiconductor component 31 is disposed so as to face a light receiving surface to the glass substrate 32 side.
Moreover, the electrode 45 connected to the glass substrate 32 on the same surface as the light receiving surface is formed on the semiconductor component 31. Then, the Cu stud bump 41 for flip-chip connection is formed on the electrode 45. An alloy layer 43 is formed on a contact surface between the Cu stud bump 41 and the solder bump 44. Moreover, the Cu stud bump 41 includes a plating layer 42 on a surface which is not brought into contact with the solder bump 44.
The glass substrate 32 is constituted of a cover glass used for the image sensor, for example. Then, the electrode 47 for flip-chip connection and the electrode 35 for external connection are connected on the glass substrate 32 by the wiring layer 34. The solder ball 36 for connection to external devices is formed on the electrode 35. The solder ball 36 is used for a binary or ternary solder of Sn group and the like. For example, SnBi, SnIn, SnAgCu, SnZn, and SnAg and the like are used.
It is noted that the glass substrate 32 may be connected by wire bonding using Au wires instead of the solder ball 36.
Next, in the above described semiconductor apparatus 30,
As shown in
Moreover, a surface of the Cu stud bump 41 is coated by the plating layer 42.
The plating layer 42 is a protective layer for preventing oxidation of the Cu stud bump 41. Moreover, when the Cu stud bump 41 is flip-chip connected, the plating layer 42 is formed of a material which quickly diffuses the plating layer of the surface in the solder bump 44.
As the plating layer 42, for example, a plating layer constituted of a flash Ni plating layer and a flash Au plating layer by an electroless method, or an electroless Co plating layer is used.
Thicknesses of the plating layer 42 are formed at 0.01 to 0.1 μm, for example.
Moreover, the solder bump 44 provided on the glass substrate 32 is formed of a low melting point solder. As the low melting point solder, for example, a unary solder material of In, a low melting point binary solder material such as Sn—Bi, Sn—In, Bi—In, and a solder material formed by adding other metals to the binary solder material are used. As the low melting point solder, for example, a solder material whose melting point is 200° C. or lower is used.
Then, the Cu stud bump 41 formed on the semiconductor component 31 is brought into pressing contact with the solder bump 44 of the glass substrate 32, thereby entering a top end of the Cu stud bump 41 into the solder bump 44. Subsequently, heating is performed in a state where the Cu stud bump 41 is stuck into the solder bump 44, so that the flip-chip connection is performed as shown in
As shown in
In the above-described configuration, it is possible to prevent generation of alloy having a weak mechanical strength on an interface of the low melting point solder bump 44 by using Cu as the stud bump material of the flip-chip connection. Moreover, it is possible to perform the flip-chip connection at a low temperature by using the low melting point solder as the solder bump 44.
For example, in a case where the solder bump 44 is constituted of In, an intermetallic compound of In3Cu7 and the like are formed on an interface between the Cu stud bump 41 and the solder bump 44. The intermetallic compound of In3Cu7 has enough mechanical strength. Therefore, even in the low-temperature flip-chip connection, an alloy having a low strength which causes reduction in connection reliability is not generated. Moreover, even in a combination of the Cu stud bump and the low melting point binary solder material and the like, an alloy layer having a weak mechanical strength is not generated on the interface. Therefore, even in the semiconductor component 31 having heat sensitive configuration, it is possible to apply the flip-chip connection.
Therefore, in the flip-chip connection, it is possible to perform low-temperature connection and further improve the connection reliability of the semiconductor apparatus.
A method of manufacturing the semiconductor apparatus of the first embodiment will be described. It is noted that in the following description, only the configuration in the vicinity of the stud bump formed to the semiconductor apparatus will be described. Other configurations can be manufactured by a well-known method of related art.
As shown in
The Cu stud bump 41 is formed on the electrode 45 for connecting to external devices of the semiconductor component 31.
The plating layer 42 is formed on the formed Cu stud bump 41 by an electroless plating method.
An opposite surface (rear surface) of a surface for forming various kinds of elements on the semiconductor base is cut (back-grinded: BG) and the semiconductor component 31 constituting a rear-surface irradiation type solid-state imaging device is formed.
The semiconductor base is subjected to dicing (DC) and the semiconductor component 31 is separated into individual chips.
Moreover, the wiring layer 34, the electrode 47 and the like are formed on the glass substrate 32 by the well-known method. Then, the UBM 48 is formed on the electrode 47.
The solder bump 44 is formed on the UBM 48 using the low melting point solder.
Next, the Cu stud bump 41 is brought into pressing contact with (bonded to) the solder bump 44, thereby flip-chip connecting the semiconductor component 31 which is separated into individual chips to the glass substrate 32. After connection, the under-fill (UF) resin 33 is injected around the connection portion between the Cu stud bump 41 and the solder bump 44. Then, the injected UF resin 33 is heated and the UF resin is hardened (cured).
With the above process, the semiconductor apparatus 30 can be manufactured.
A Cu stud bump forming process in a process flow of the above described semiconductor apparatus 30 will be described with reference to a manufacturing process diagram shown in
As shown in
Next, as shown in
For example, in the plating layer 42, the Ni plating layer and the Au plating layer are formed to have a thickness of 0.01 to 0.1 μm, respectively.
Moreover, for example, Co plating is performed on the surface of the Cu stud bump 41 as the plating layer 42 by the electroless plating method. In this case, the plating layer 42 constituting the Co plating layer is formed to have a thickness of 0.01 to 0.1 μm.
With the above process, the Cu stud bump 41 is formed on the semiconductor component 31.
Next, a solder bump forming process in the process flow of the semiconductor apparatus 30 will be described with reference to a manufacturing process diagram shown in
As shown in
Prior to forming the barrier metal layer 53, an oxide film on the surface of the electrode 47 is removed through reverse-sputtering. Subsequently, a Ti layer is formed on the electrode 47 by a sputtering method. Then, a Cu layer is formed so as to coat the Ti layer by the sputtering method. Thus, the barrier metal layer 53 constituted of the Ti layer and the Cu layer is formed.
Next, as shown in
Next, as shown in
Next, as shown in
With the above process, the solder bump 44 is formed on the glass substrate 32.
Next, a flip-chip connecting process and a UF resin sealing process in the process flow of the above described semiconductor apparatus 30 will be described with reference to a manufacturing process diagram shown in
First, as shown in
Next, as shown in
In the above described flip-chip connection, pressure (bonding force) applied to each unit of bump during pressing contact is 0.01 gf/bump to 10 gf/bump, for example. Moreover, a heating temperature is set at 200° C. or lower during the flip-chip connection. Moreover, the heating temperature is set at a temperature at or above a melting point of the solder bump 44 to be used. For example, in a case where a solder of solid In is used for the solder bump 44, the solder is heated at 156° C. or higher which is a melting point of In.
Next, as shown in
With the above process, the semiconductor component 31 can be flip-chip connected to the glass substrate 32.
In the above described flip-chip connection, it is possible to perform a connection at 200° C. or lower by using the low melting point solder for the solder bump 44. Moreover, an alloy having a low strength is not generated by using the Cu stud bump 41 even in the low-temperature flip-chip connection.
It is noted that in the above mentioned manufacturing process, thermal processing for causing a growth of the alloy layer does not need to be performed at the same time as the flip-chip connection. For example, after the process for bringing into pressing contact with and flip-chip connecting the semiconductor component 31 and the glass substrate 32, annealing may be performed in a different process. At this time, the annealing is performed at 200° C. or lower.
Next, a modified example of a manufacturing method of the above described semiconductor apparatus 30 will be described. In the modified example, sealing flip-chip connection portion by the UF resin is different from the above described manufacturing method.
As shown in
The Cu stud bump 41 is formed on the electrode 45 for connecting to external devices of the semiconductor component.
The plating layer 42 is formed on the formed Cu stud bump 41 by the electroless plating method.
The under-fill (UF) resin 33 is laminated on the formed Cu stud bump 41.
An opposite surface (rear surface) of the surface for forming various kinds of elements on the semiconductor base is cut (back-grinded: BG) and the semiconductor component 31 constituting a rear-surface irradiation type solid-state imaging device is formed.
The semiconductor base is subjected to dicing (DC) and the semiconductor component 31 is separated into individual chips.
Moreover, the wiring layer 34, the electrode 47 and the like are formed on the glass substrate 32 by the well known method. Then, the UBM 48 is formed on the electrode 47.
The solder bump 44 is formed on the UBM 48 using the low melting point solder.
Next, the Cu stud bump 41 is brought into pressing contact with (bonded to) the solder bump 44, thereby flip-chip connecting the semiconductor component 31 which is separated into individual chips to the glass substrate 32. After connection, the OF resin 33 is heated and is hardened (cured).
With the above process, the semiconductor apparatus 30 can be manufactured.
Next, the UF resin forming process and the UF resin sealing process in the process flow of the above described semiconductor apparatus 30 will be described with reference to a manufacturing process diagram shown in
First, the plating layer 42 is formed on the Cu stud bump 41 by the above processes (
Next, as shown in
With the above process, the UF resin 33 covering the Cu stud bump 41 is formed prior to the flip-chip connection and the semiconductor apparatus 30 can be manufactured by a method of hardening the UF resin 33 after the flip-chip connection.
In the semiconductor apparatus of the first embodiment, the wiring substrate can be used instead of the glass substrate.
The semiconductor apparatus shown in
The semiconductor component 31 includes the electrode 45 formed on the semiconductor component 31 and the Cu stud bump 41 formed on the electrode 45.
Moreover, the wiring substrate 37 includes the electrode 47 for flip-chip connection formed on the wiring substrate 37, the under bump metal (UBM) 48 formed on the electrode 47, and the low melting point solder bump 44 formed on the UBM 48. Further, the wiring substrate 37 includes the wiring layer 34 formed on the glass substrate 32, the protective layer 49 coating the wiring layer 34, the electrode 35 for external connection connected to the wiring layer 34, and the solder ball 36 formed on the electrode 35 for external connection.
For example, the wiring substrate 37 includes a translucent optical component 38 such as glass on the light receiving surface of the semiconductor component 31. Then, the electrode 47, the UBM 48, and the solder bump 44 are formed on the wiring substrate 37 along a circumference of the optical component 38.
It is noted that the configurations of the semiconductor component 31, the Cu stud bump 41 of the semiconductor component 31, and the like shown in
As the modified example described above, a component to which the semiconductor component 31 including the Cu stud bump 41 is flip-chip connected is not particularly limited so long as an electronic component including an electrode corresponding to the flip-chip connection and the solder bump formed on the electrode is employed. The electronic component to which the semiconductor component is flip-chip connected may be the semiconductor element and the like besides the glass substrate and the wiring substrate which are described above, for example.
Next, a second embodiment of the semiconductor apparatus will be described.
A semiconductor apparatus 60 shown in
The first semiconductor component 61 includes the electrode 45 formed on the first semiconductor component 61 and the Cu stud bump 41 formed on the electrode 45. It is noted that the first semiconductor component 61 is the same configuration as the semiconductor component 31 of the first embodiment shown in
The second semiconductor component 62 includes the electrode 47 for flip-chip connection, the under bump metal (UBM) 48 formed on the electrode 47, and the low melting point solder bump 44 formed on the UBM 48. Further, an end portion of the second semiconductor component 62 includes a pad electrode 63 for wire bonding for external connection. The semiconductor apparatus 60 is electrically connected by wire bonding to an external electronic apparatus by the pad electrode 63 for wire bonding of the second semiconductor component 62. Moreover, the protective layer 49 is provided on a surface of the second semiconductor component 62 except on the electrode 47 for flip-chip connection and the pad electrode 63 for wire bonding.
The surface of the Cu stud bump 41 is coated by the plating layer 42. As the plating layer 42, for example, the plating layer constituted of the flash Ni plating layer and the flash Au plating layer by the electroless method, or the electroless Co plating layer is used.
The solder bump 44 is formed of a low melting point solder. As the low melting point solder, the unary solder material of In, the low melting point binary solder material such as Sn—Bi, Sn—In, Bi—In, and the solder material formed by adding other metals to the binary solder material are used.
The alloy layer 43 of Cu and the solder is formed on the contact surface between the Cu stud bump 41 and the solder bump 44.
Moreover, in the semiconductor apparatus 60 shown in
As shown in
The Cu stud bump 41 is formed on the electrode for connecting to external devices of the first semiconductor component 61.
The plating layer 42 is formed on the formed Cu stud bump 41 by the electroless plating method.
The opposite surface (rear surface) of the surface for forming various kinds of elements on the semiconductor base is cut (back-grinded: BG). Then, the semiconductor base is subjected to dicing (DC) and the first semiconductor component 61 is separated into individual chips.
Moreover, elements such as various kinds of transistors, and wirings and the like constituting the second semiconductor component 62 on the semiconductor base are formed by the well-known method. At this time, the electrode 47 for mounting the first semiconductor component 61 is formed, and the UBM 48 is formed on the electrode 47.
The solder bump 44 is formed on the UBM 48 using the low melting point solder.
Then, the opposite surface (rear surface) of the surface for forming various kinds of elements on the semiconductor base is cut (back-grinded: BG). Then, the semiconductor base is subjected to dicing (DC) and the second semiconductor component 62 is separated into individual chips.
Next, the Cu stud bump 41 is brought into pressing contact with (bonded to) the solder bump 44, thereby flip-chip connecting the first semiconductor component 61 on the second semiconductor component 62.
After flip-chip connection, the connection portion between the Cu stud bump 41 and the solder bump 44 is covered and the under-fill (UF) resin 33 is injected between the first semiconductor component 61 and the second semiconductor component 62. Then, the injected UF resin 33 is heated and is hardened (cured).
With the above process, the semiconductor apparatus 60 of the second embodiment can be manufactured.
It is noted that formation of the Cu stud bump 41, formation of the solder bump 44, and the flip-chip connection can be performed by the same method as the first embodiment shown in
Next, a modified example of a manufacturing method of the semiconductor apparatus 60 of the second embodiment will be described. In the modified example, sealing both of the semiconductor components by the UF resin is different from the above described manufacturing method.
As shown in
The Cu stud bump 41 is formed on the electrode for connecting to external devices of the first semiconductor component 61.
The plating layer 42 is formed on the formed Cu stud bump 41 by the electroless plating method.
The formed Cu stud bump 41 is covered and the under-fill (UF) resin 33 is laminated on the entire surface of the first semiconductor component 61.
The opposite surface (rear surface) of the surface for forming various kinds of elements on the semiconductor base is cut (back-grinded: BG). Then, the semiconductor base is subjected to dicing (DC) and the first semiconductor component 61 is separated into individual chips.
Moreover, elements such as various kinds of transistors, and wirings and the like constituting the second semiconductor component 62 on the semiconductor base are formed by the well-known method. At this time, the electrode 47 for mounting the first semiconductor component 61 is formed, and the UBM 48 is formed on the electrode 47.
The solder bump 44 is formed on the UBM 48 using the low melting point solder.
Then, the opposite surface (rear surface) of the surface for forming various kinds of elements on the semiconductor base is cut (back-grinded: BG). Then, the semiconductor base is subjected to dicing (DC) and the second semiconductor component 62 is separated into individual chips.
Next, the Cu stud bump 41 is brought into pressing contact with (bonded to) the solder bump 44, thereby flip-chip connecting the first semiconductor component 61 on the second semiconductor component 62. After connection, the injected UF resin is heated and is hardened.
With the above process, the semiconductor apparatus 60 of the second embodiment can be manufactured.
The semiconductor apparatus of the embodiments described above may be applied to electronic apparatuses including a semiconductor memory, a camera system such as a digital camera and a video camera, a mobile phone having an imaging function, or other devices having an image function, or the like. Hereinafter, the description will be made taking a camera as a configuration example of the electronic apparatus.
A camera 70 of this example includes a solid-state imaging device 71, an optical system 72 which guides incident light to a light receiving sensor unit of the solid-state imaging device 71, a shutter device 73 provided between the solid-state imaging device 71 and the optical system 72, and a driving circuit 74 which drivers the solid-state imaging device 71. Further, the camera 70 includes a signal processing circuit 75 which processes an output signal of the solid-state imaging device 71.
The solid-state imaging device 71 is fabricated using semiconductor apparatus to which the solid-state imaging device including the above described Cu stud bump is flip-chip connected.
The optical system (optical lens) 72 focuses image light (incident light) from a subject on an imaging surface (not shown) of the solid-state imaging device 71. As a result, signal charges are accumulated in the solid-state imaging device 71 for a predetermined time period. It is noted that the optical-system 72 may be constituted of an optical lens group including a plurality of optical lenses. Moreover, the shutter device 73 controls a light irradiation period and a light blocking time period to the solid-state imaging device 71 of the incident light.
The driving circuit 74 supplies a driving signal to the solid-state imaging device 71 and the shutter device 73. Then, the driving circuit 74 controls a signal output operation to the signal processing circuit 75 of the solid-state imaging device 71 and a shutter operation of the shutter device 73 by the supplied driving signal. That is, in this example, based on the driving signal (timing signal) supplied from the driving circuit 74, the signal transmission operation is performed from the solid-state imaging device 71 to the signal processing circuit 75.
The signal processing circuit 75 performs various kinds of signal processing to the signal transmitted from the solid-state imaging device 71. Then, the signal (image signal) subjected to the various kinds of signal processing is stored in a storage medium (not shown) such as memory or output to a monitor (not shown).
It is noted that the present disclosure can be configured as follows.
(1) A semiconductor apparatus including: a semiconductor component; a Cu stud bump that is formed on the semiconductor component; and a solder bump configured to electrically connect to the Cu stud bump.
(2) The semiconductor apparatus according to Item (1), further including a plating layer that is formed on a surface of the Cu stud bump.
(3) The semiconductor apparatus according to Item (1) or (2), in which the solder bump contains at least one selected from In, SnBi, SnIn, and BiIn.
(4) The semiconductor apparatus according to Item (2) or (3), in which the plating layer includes one of a plating layer of Ni and Au and a Co plating layer.
(5) A method of manufacturing a semiconductor apparatus, including: forming a Cu stud bump on a semiconductor component; and flip-chip connecting the Cu stud bump to a solder bump.
(6) The method of manufacturing a semiconductor apparatus according to Item (5), further including forming a plating layer on a surface of the Cu stud bump by an electroless plating method.
(7) The method of manufacturing a semiconductor apparatus according to Item (5) or (6), in which heating is performed at 200° C. or lower one of during the flip-chip connecting and after the flip-chip connecting.
(8) An electronic apparatus, including: a semiconductor apparatus described in any one of Items (1) to (4), and a signal processing circuit configured to process an output signal of the semiconductor apparatus.
The present disclosure contains subject matter related to that disclosed in Japanese Priority Patent Application JP 2011-178390 filed in the Japan Patent Office on Aug. 17, 2011, the entire content of which is hereby incorporated by reference.
It should be understood by those skilled in the art that various modifications, combinations, sub-combinations and alterations may occur depending on design requirements and other factors insofar as they are within the scope of the appended claims or the equivalents thereof.
Number | Date | Country | Kind |
---|---|---|---|
2011-178390 | Aug 2011 | JP | national |
The present application is a continuation of U.S. patent application Ser. No. 13/568,574 filed on Aug. 7, 2012 which claims priority from Japanese Patent Application No. JP 2011-178390 filed in the Japanese Patent Office on Aug. 17, 2011, the entire content of which is incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
Parent | 13568574 | Aug 2012 | US |
Child | 14790146 | US |