Claims
- 1. A semiconductor integrated circuit device comprising:
- (1) a substrate having a main surface;
- (2) a first semiconductor region of a first conductivity type formed in a first portion of said main surface of said substrate, a first voltage being provided to said first semiconductor region;
- (3) a second semiconductor region of said first conductivity type formed in a second portion of said main surface of said substrate, said second portion being different from said first portion, a second voltage being provided to said second semiconductor region;
- (4) a third semiconductor region of a second conductivity type formed in a third portion in a main surface of said substrate and within said first semiconductor region, said second conductivity type being different from said first conductivity type, a third voltage being provided to said third semiconductor region;
- (5) a fourth semiconductor region of said second conductivity type formed in a fourth portion of said main surface of said substrate, said fourth portion being different from said first and second portions, a fourth voltage being provided to said fourth semiconductor region;
- (6) a first MISFET of a second conductivity type channel formed in said first semiconductor region;
- (7) a second MISFET of a second conductivity type channel formed in said second semiconductor region;
- (8) a third MISFET of a first conductivity type channel formed in said third semiconductor region; and
- (9) a fourth MISFET of said first conductivity type channel formed in said fourth semiconductor region;
- wherein said first and second voltages are different from each other, and wherein said third and fourth voltages are different from each other.
- 2. A semiconductor integrated circuit according to claim 1, wherein a memory cell is formed in said third semiconductor region, and wherein said memory cell comprises said third MISFET.
- 3. A semiconductor integrated circuit according to claim 2, wherein said memory cell includes a capacitor element which is coupled to one of source and drain regions of said third MISFET.
- 4. A semiconductor integrated circuit according to claim 2, wherein said substrate is a semiconductor substrate of said second conductivity type, and wherein said third semiconductor region is electrically isolated from said substrate by said first semiconductor region.
- 5. A semiconductor integrated circuit according to claim 2, wherein a peripheral circuit is formed on said main surface of said substrate, and wherein said peripheral circuit comprises said first, second and third MISFETs.
- 6. A semiconductor integrated circuit according to claim 1, wherein an input protective element is formed in said third semiconductor region, and wherein said input protective element comprises said third MISFET.
- 7. A semiconductor integrated circuit according to claim 6, wherein a drain region of said third MISFET is electrically connected to an external via a resistance element.
- 8. A semiconductor integrated circuit according to claim 5, wherein said substrate is a semiconductor substrate of said second conductivity type, and wherein said third semiconductor region is electrically isolated from said substrate by said first semiconductor region.
- 9. A semiconductor integrated circuit according to claim 6, wherein a memory cell is formed in said fourth semiconductor region, and wherein said memory cell comprises said fourth MISFET.
- 10. A semiconductor integrated circuit according to claim 1, wherein a memory cell is formed in said fourth semiconductor region, and wherein said memory cell comprises said fourth MISFET.
- 11. A semiconductor integrated circuit device comprising:
- (1) a substrate having a main surface;
- (2) a first semiconductor region of a first conductivity type formed in a first portion of said main surface of said substrate, a first voltage being provided to said first semiconductor region;
- (3) a second semiconductor region of said first conductivity type formed in a second portion of said main surface of said substrate, said second portion being different from said first portion, a second voltage being provided to said second semiconductor region;
- (4) a third semiconductor region of a second conductivity type formed in a third portion within said first portion, said second conductivity type being different from said first conductivity type, a third voltage being provided to said third semiconductor region;
- (5) a fourth semiconductor region of said second conductivity type formed in a fourth portion of said main surface of said substrate, said fourth portion being different from said first and second portions, a fourth voltage being provided to said fourth semiconductor region;
- (6) a first MISFET of a second conductivity type channel formed in said first semiconductor region;
- (7) a second MISFET of said second conductivity type channel formed in said second semiconductor region;
- (8) a third MISFET of a first conductivity type channel formed in said third semiconductor region;
- (9) a fourth MISFET of said first conductivity type channel formed in said fourth semiconductor region; and
- (10) a memory cell formed in said fourth semiconductor region, said memory cell comprising said fourth MISFET,
- wherein said first and second voltages are different from each other, and wherein said third and fourth voltages are different from each other.
- 12. A semiconductor integrated circuit device according to claim 11, wherein said memory cell includes a capacitor element which is connected to one of source and drain regions of said fourth MISFET.
Priority Claims (5)
Number |
Date |
Country |
Kind |
60-209971 |
Sep 1985 |
JPX |
|
60-258506 |
Nov 1985 |
JPX |
|
61-64055 |
Mar 1986 |
JPX |
|
61-65696 |
Mar 1986 |
JPX |
|
61-179913 |
Aug 1986 |
JPX |
|
Parent Case Info
This application is a divisional application of application Ser. No. 07/769,680, filed Oct. 2, 1991, now U.S. Pat. No. 5,324,982, which is a continuing application of application Ser. No. 07/645,351, filed Jan. 23, 1991, now U.S. Pat. No. 5,148,255, which is a continuing application of application Ser. No. 07/262,030, filed Oct. 25, 1988, now abandoned, which is a continuation-in-part application of (1) application Ser. No. 06/899,405, filed Aug. 22, 1986 now abandoned; (2) application Ser. No. 07/087,256, filed Jul. 13, 1987 now abandoned; and (3) application Ser. No. 07/029,681, filed Mar. 24, 1987 now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
3916430 |
Heuner et al. |
Oct 1975 |
|
4497043 |
Iizuka et al. |
Jan 1985 |
|
5079613 |
Sawada et al. |
Jan 1992 |
|
Foreign Referenced Citations (6)
Number |
Date |
Country |
54-32082 |
Mar 1979 |
JPX |
58-74071 |
May 1983 |
JPX |
59-22359 |
Feb 1984 |
JPX |
60-32356 |
Feb 1985 |
JPX |
60-223157 |
Nov 1985 |
JPX |
61-14744 |
Jan 1986 |
JPX |
Non-Patent Literature Citations (2)
Entry |
An Analog Technology Integrates Bipolar, CMOS, and High-Voltage DMOS Transistors, IEEE Transactions on Electron Devices, vol. ED-31, No. 1, Jan. 1984. |
Forming Complementary Field-Effect Devices and NPN Transitors, IBM Technical Disclosure Bulletin, vol. 16, No. 8, Jan. 1974. |
Related Publications (2)
|
Number |
Date |
Country |
|
87256 |
Jul 1987 |
|
|
29681 |
Mar 1987 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
769680 |
Oct 1991 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
645351 |
Jan 1991 |
|
Parent |
262030 |
Oct 1988 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
899405 |
Aug 1986 |
|