Claims
- 1. A semiconductor device having an active region having a predetermined depth and including region carriers, comprising:
- a semiconductor substrate having a main surface;
- a defect-free surface region being formed continuously at said main surface of said semiconductor substrate, said defect-free surface region having a bottom face which is non-uniform in depth when measured from said main surface, said bottom face being determined by a first conducting region having a first depth measured from said main surface of said defect-free surface region and a second conducting region having a second depth deeper than that of the first depth;
- a plurality of semiconductor elements, formed in said defect-free surface region, each depth of said semiconductor elements being non-uniform when measured from said main surface, said semiconductor elements having a conductivity type opposite to that of said semiconductor substrate; and
- a bulk-defect region having the same conductivity type as that of said semiconductor substrate, formed substantially continuously in said semiconductor substrate and under said defect-free surface region, said bulk-defect region having an upper face adjacent said bottom face of said defect-free region and positioned at a non-uniform depth when measured from said main surface at which said defect-free region is formed, said non-uniform depth of the upper face of said bulk defect region corresponding to the non-uniform depth of said semiconductor elements, the upper face of said bulk-defect region being positioned at a third depth which is spaced at a predetermined distance from the bottom face of said first conducting region and being positioned at a fourth depth which is spaced at a predetermined distance from the bottom face of said second conducting region, and said fourth depth being deeper than said third depth when measured from said main surface of said defect-free surface region.
- 2. A semiconductor device according to claim 1, wherein said semiconductor elements comprise a pair of regions having first and second regions having different conductivity types and forming a PN junction.
- 3. A semiconductor device according to claim 2, wherein the depth of said bulk-defect region is determined in accordance with the depth of the active region, and wherein the region carriers flow from one or more of said semiconductor elements during energization of the semiconductor device.
- 4. A semiconductor device according to claim 1, further comprising a depletion layer having a varying depth, formed surrounding said semiconductor elements, and wherein the depth of said bulk-defect region is determined in accordance with the depth of the depletion layer.
- 5. A semiconductor device according to claim 1 or 4, wherein said semiconductor elements are bipolar transistors.
- 6. A semiconductor device according to claim 5, wherein said bipolar transistors comprise buried collector regions.
- 7. A semiconductor device according to claim 4, wherein said semiconductor elements are MOS transistors.
- 8. A semiconductor device according to claim 7, wherein each of said MOS transistors has a source and drain region, and wherein the depth of said bulk-defect region below the drain region of each of said MOS transistors is greater than the depth below the source region of each of said MOS transistors.
- 9. A semiconductor device according to claim 7 or 8, wherein said MOS transistors are CMOS's, each comprising a well region.
- 10. A semiconductor device according to claim 4, wherein the distance between said bulk-defect region and a portion of said depletion layer having the greatest depth, is from 2 to 30 microns.
Priority Claims (1)
Number |
Date |
Country |
Kind |
56-111864 |
Jul 1981 |
JPX |
|
Parent Case Info
This is a continuation of co-pending application Ser. No. 06/777,558, filed on Sept. 18, 1985, which is a continuation of U.S. Ser. No. 398,384, filed July 14, 1982, now both abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0030457 |
|
EPX |
0023656 |
Nov 1981 |
EPX |
Non-Patent Literature Citations (2)
Entry |
"Alphas Stymie Statics"; Raymond P. Capece et al, Electronics, 3/15/79; p. 85. |
IBM Journal of Research & Development, "Reduction of Leakage by Implantation Gettering in VLSI Circuits", Geipel et al., vol. 24, No. 3, May 1980, pp. 310-317. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
777558 |
Sep 1985 |
|
Parent |
398384 |
Jul 1982 |
|