The present disclosure relates to semiconductors, and more particularly relates to a semiconductor device and a method of manufacturing the semiconductor device.
Due to a development of the integrated circuit, a requirement of the device is higher and higher, an influence to the circuit by the bimodal effect emerges.
The bimodal effect indicates that two greatest peak values emerge in the trans-conductance when detecting the threshold voltage of the device. Due to the existence of two peak values, the threshold voltage curve fluctuates, thus error occurs when calculating the threshold voltage. Under normal conditions, the reason of the bimodal effect is the fringe effect of the device. Because there is a difference between a thickness of the gate oxide layer on the device edge and a thickness of the gate oxide layer on the master device region of the centre of the device, and the difference can be enlarged according to an increased of the thickness of the gate oxide layer, which is equivalent to two parasitic devices 101 existing on the device edge, there is a difference between the threshold voltage of the two parasitic devices and the threshold voltage of the master device region 102 of the centre of the device. Above two differences are the main sources of the bimodal effect.
The bimodal effect may lead to an output error of the circuit, and results in an invalid of the terminal, the circuit cannot work normally, and a reliability of the whole circuit is influenced
Therefore, it is necessary to provide a semiconductor device without a bimodal effect and a method of manufacturing the semiconductor device, in order to improve a reliability of the circuit.
A method of manufacturing a semiconductor device includes: providing a semiconductor substrate;
Preferably, the semiconductor device comprises a gate partially covering the active region, a vertical distance between a surface of the protruding portion facing the trench and a surface of the source region and the drain region facing the trench ranges from 0.05 micrometers to 0.2 micrometers
Preferably, a projection of the protruding portion on a horizontal plane is a rectangle
Preferably, the protruding portion comprises an extension portion extending towards the source region and the drain region, an extension length of the extension potion ranges from 0 to 0.2 micrometers.
Preferably, a projection of the extension portion on a horizontal plane is a square.
A semiconductor device, includes: an active region and a gate partially covering the active region, wherein the active region comprises a gate region beneath the gate, and a source region and a drain region located on opposite sides of the gate region respectively, the active region is provided with a top surface beneath the gate and a side surface perpendicular to the top surface, the gate region comprises a protruding portion protruding along a direction perpendicular to the side surface
Preferably, a vertical distance between a side surface of the protruding portion and a side surface of the source region and the drain region ranges from 0.05 micrometers to 0.2 micrometers
Preferably, a top surface of the protruding portion is a rectangle
Preferably, the protruding portion comprises an extension portion extending towards the source region and the drain region, an extension length of the extension potion ranges from 0 to 0.2 micrometers.
Preferably, a top surface of the extension portion is a square.
Preferably, the gate is made of a polycrystalline silicon.
According to the present disclosure, the bimodal effect of the device can be completely eliminated without adding a new step and increasing the manufacturing cost, and it cannot be limited to the edge morphology of the active region, a reliability of device is improved accordingly.
The following drawings form part of the specification and are included to further demonstrate certain embodiments or various aspects of the invention, wherein:
As shown in
Such technologies mainly include two methods: one is to adjust the process of the active region of the device, and enables the corner portions of the active region to be more smooth, and then enables a growth of the gate oxide layer to be more even, thereby reducing a difference between the thickness of the gate oxide layer on the device edge and the thickness of the gate oxide layer on the master device region of the centre of the device. For example, first, as shown in
Another one is to increase a height of a step of the active region of the field oxide of the device, to prevent an expose of the corners located on the active region when growing the gate oxide layer. Actually, the field oxide is employed to remedy the deficiency of an incomplete growth of the gate oxide layer on the corners of the active region, thereby reducing the difference between the thickness of the gate oxide layer on the device edge and the thickness of the gate oxide layer on the master device region of the centre of the device
However, both aforementioned methods do not and cannot eliminate the edge effect of the device completely, and thus cannot fundamentally eliminate the bimodal effect. Because no matter how to implement, they cannot provide a consistent between the device edge and the master device region, which is determined by the structure of the device. If only the device works, there is current on the device edge, and two parasitic devices exist, and the two parasitic device cannot be consistent with the master device region.
Therefore, the present disclosure provides a semiconductor device without a bimodal effect and a method of manufacturing the semiconductor device.
As shown in
In step S301, a semiconductor substrate is provided.
In step S302, an oxide layer and a silicon nitride layer are formed on the semiconductor substrate sequentially;
In step S303, after the silicon nitride layer is annealed, an active region is etched by using the silicon nitride layer as a mask, thereby forming a trench in the semiconductor substrate for filling an isolation material; the active region includes a gate region, and a source region and a drain region that are located on opposite sides of the gate region respectively, and the gate region includes a body portion connected to the source region and the drain region, and a protruding portion protruding from the body portion towards the trench.
In step S304, the silicon nitride layer is etched-back and a lining oxide layer is formed on a sidewall and a bottom of the trench;
In step S305, the isolation material layer is deposited to fill the trench;
In step S306, the isolation material layer is grinded until a top of the silicon nitride layer is exposed;
In step S307, the silicon nitride layer is etched and removed.
In one embodiment, the semiconductor device includes a gate partially covering the active region, a vertical distance between a surface of the protruding portion facing the trench and a surface of the source region and the drain region facing the trench ranges from 0.05 micrometers to 0.2 micrometers, and preferably the vertical distance is 0.1 micrometers. In the embodiment, a projection of the protruding portion 406 on the horizontal plane is a rectangle. In other embodiments, a projection of the protruding portion 406 on the horizontal plane has an arc shape.
In one embodiment, the protruding portion includes an extension portion extending towards the source region and the drain region, an extension length of the extension potion ranges from 0 to 0.2 micrometers, and preferably, the extension length is 0.1 micrometers. In the embodiment, a projection of the extension portion 407 on the horizontal plane is a square, the side length of the square is 0.1 micrometers. In other embodiment, the extension portion 407 is a rectangle.
In the method of manufacturing a semiconductor device according to the present disclosure, the bimodal effect of the device can be completely eliminated without adding a new step and increasing the manufacturing cost, and it cannot be limited to the edge morphology of the active region, a reliability of device is improved accordingly.
In one embodiment, a vertical distance D1 between a side surface of the protruding portion 406 and a side surface of the source region 404 and the drain region 405 ranges from 0.05 micrometers to 0.2 micrometers. A top surface of the protruding portion 406 is a rectangle. In other embodiments, the top surface of the protruding portion 406 can also has an arc shape.
In one embodiment, the protruding portion 406 includes an extension portion extending toward the source region 404 and the drain region 405, an extension length D2 of the extension potion 407 ranges from 0 to 0.2 micrometers, and preferably, the extension length is 0.1 micrometers. In the embodiment, a top surface of the extension portion 407 is a square, the side length of the square is 0.1 micrometers. In other embodiment, the top surface of the extension portion 407 is a rectangle.
In other embodiment, the gate 402 is made of a polycrystalline silicon.
By virtue of providing the protruding portion 406, on the basis of the standard active region, a width of the active region 401 on the gate region 403 beneath the gate 402 is increased, causing the active region to be distal from the conductive channel, such that the parasitic device is eliminated, thus an edge effect of the device is fundamentally solved, and the bimodal effect of the device is completely eliminated.
As shown in
In the semiconductor device according to the present disclosure, the bimodal effect of the device can be completely eliminated without adding a new step and increasing the manufacturing cost, and it cannot be limited to the edge morphology of the active region, a reliability of device is improved accordingly.
The invention is illustrated with reference to aforementioned embodiments, it should be understand that, above embodiments are merely provided for example and illustration, and should not be deemed as limitations to the scope of the present invention. It should be noted that variations and improvements will become apparent to those skilled in the art to which the present invention pertains without departing from its spirit and scope. Therefore, the scope of the present invention is defined by the appended claims and equivalents.
Number | Date | Country | Kind |
---|---|---|---|
201410444255.7 | Sep 2014 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2015/088836 | 9/2/2015 | WO | 00 |