Claims
- 1. A semiconductor device including multiple levels of copper interconnects; wherein the surface of a copper interconnect corresponding to at least one underlying layer of another copper interconnect layer is turned into copper oxide having a thickness of approximately 30 nm or more by an oxidation conducted at an oxidation rate of around 20 nm/min or less.
- 2. The semiconductor device according to claim 1, wherein said copper oxide on the surface of said underlying layer of copper comprises cupric oxide.
- 3. The semiconductor device according to claim 2, wherein said copper oxide is formed by applying an oxygen plasma treatment to the exposed surface of the underlying layer of copper interconnect.
- 4. The semiconductor device according to claim 3, wherein the copper oxide formed on the surface of said underlying copper interconnect is reduced to copper in a reductive atmosphere, at least at a contact part with another copper interconnect formed as an upper-level interconnect, prior to the formation of the upper-level copper interconnect.
- 5. The semiconductor device according to claim 2, wherein the copper oxide formed on the surface of said underlying copper interconnect is reduced to copper in a reductive atmosphere, at least at a contact part with another copper interconnect formed as an upper-level interconnect, prior to the formation of the upper-level copper interconnect.
- 6. The semiconductor device according to claim 1, wherein the copper oxide formed on the surface of said underlying copper interconnect is reduced to copper in a reductive atmosphere, at least at a contact part with another copper interconnect formed as an upper-level interconnect, prior to the formation of the upper-level copper interconnect.
- 7. A semiconductor device comprising:a plurality of copper interconnect layers separated by a plurality of dielectric layers; at least a selected one of the plurality of copper interconnect layers located below an uppermost one of the plurality of copper interconnect layers having a surface of the copper interconnect covered by a copper oxide layer with a thickness of about 30 nm or more; a selected one of the plurality of dielectric layers disposed over the selected copper interconnect layer located below the uppermost copper interconnect layer includes at least one trench substantially containing at least one damascene copper interconnect line and a via hole making contact with a selected portion of the selected one of the copper interconnect layers that is located below uppermost copper interconnect layer; at least that portion of the copper oxide layer exposed by the via hole is one of removed and reduced to copper to provide electrical contact between the uppermost copper interconnect layer and the selected one of the plurality of copper interconnect layers located below the uppermost one of the plurality of copper interconnect layers.
- 8. The semiconductor device according to claim 7, wherein said copper oxide comprises cupric oxide.
- 9. The semiconductor device according to claim 8, wherein said copper oxide layer is formed by an oxygen plasma treatment to the exposed surface of the copper interconnect layer.
- 10. The semiconductor device according to claim 9, wherein the oxygen plasma treatment temperature is in the range of about 25 to 150° C.
- 11. The semiconductor device according to claim 9, wherein the plasma power at the is in the range of about 200 to 1000 W.
- 12. The semiconductor device according to claim 9, wherein copper oxide exposed by the via hole is reduced to copper in a reductive atmosphere.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-245684 |
Aug 1998 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a divisional of U.S. patent application Ser. No. 09/385,756 which was filed on Aug. 30, 1999, now U.S. Pat. No. 6,309,970.
US Referenced Citations (8)
Foreign Referenced Citations (5)
Number |
Date |
Country |
196 27 017 |
Jul 1996 |
DE |
0 518 774 |
Jun 1992 |
EP |
5-198559 |
Aug 1993 |
JP |
9-64033 |
Mar 1997 |
JP |
9-69519 |
Mar 1997 |
JP |
Non-Patent Literature Citations (1)
Entry |
Venkatesan, S. et al., “A High Performance 1.8V, 0.20 μm CMOS Technology with Copper Metallization”, 1997 IEEE, Advanced Products Research and Development Laboratory, Motorola, Austin, TX. |