Semiconductor device and method for fabricating the same

Information

  • Patent Grant
  • 6218248
  • Patent Number
    6,218,248
  • Date Filed
    Friday, April 2, 1999
    25 years ago
  • Date Issued
    Tuesday, April 17, 2001
    23 years ago
Abstract
A semiconductor device and a method for fabricating the same are disclosed, in which floating body effect is reduced by applying a bias to a body in an SOI MOSFET. The semiconductor device includes first and second impurity ion implanting layers of a conductivity type formed in a semiconductor substrate having a buried oxide film and surface silicon layers thereon, first and second transistors of a conductivity type respectively formed on the first and second impurity ion implanting layers, having source/drain regions and a gate, trenches formed between the first and second transistors, single crystal silicon layers connected to any one of the source/drain regions of the respective transistors and the first and second impurity ion implanting layers at sides of the trenches, and carrier exhausting electrodes connected to the first and second impurity ion implanting layers at one sides of the respective transistors, for exhausting carrier generated by ionization impact in the respective transistors.
Description




BACKGROUND OF THE INVENTION




1. Field of the Invention




The present invention relates to a semiconductor device, and more particularly, to a semiconductor device and a method for fabricating the same, a bias is applied to a body in a silicon on insulator (SOI) MOSFET, effectively reducing or eliminating a floating body effect otherwise experienced by the semiconductor device.




2. Discussion of the Related Art




A conventional semiconductor device will be described hereinafter with reference to the accompanying drawings.





FIG. 1

is a sectional view illustrating a structure of a conventional SOI MOSFET.




As shown in

FIG. 1

, in an SOI MOSFET, an SOI substrate is formed by a SIMOX(Separation by IMplantation of OXygen) method, a BESOI(Bonded and Etchback SOI) method, or a smart-cut method.




The conventional MOSFET includes a buried oxide film


2


formed on a semiconductor substrate


1


at a thickness of 1000˜4000 Å, an isolation layer


3


formed by LOCOS or STI process, surface silicon layers formed on the buried oxide film


2


at a thickness of 500˜2000 Åto form source/drain regions


4


and


6


and a channel region


5


, a gate insulating film


7


formed on the channel region


5


, a gate electrode


8


formed on the gate insulating film


7


, an interleave insulating layer


9


formed on the gate electrode


8


and transistors of the source/drain regions


4


and


6


to selectively form a contact hole, and a metal electrode layer


10


connected to the source/drain regions


4


and


6


and the gate electrode


8


through the contact hole of the interleave insulating layer


9


.




A thermal oxide film having a thickness of 50˜100 Å, which is grown by thermal oxidation process, is mainly used as the gate insulating film


7


.




An impurity ion is implanted into the channel region


5


to adjust a threshold voltage.




If the MOSFET is an NMOS transistor, B or BF


2


is used as the impurity ion. Alternatively, if the MOSFET is a PMOS transistor, P or As is used as the impurity ion.




A doped polysilicon is mainly used as the gate electrode


8


. If the MOSFET includes both NMOS and PMOS transistors, n


+


type doped polysilicon may be used as the gate electrode


8


. An n


+


type doped polysilicon may also be used as the gate electrode


8


if the MOSFET is an NMOS transistor, but a p


+


type doped polysilicon may be used as the gate electrode


8


if the MOSFET is a PMOS transistor.




After the gate electrode


8


is formed, the impurity ion is implanted to form the source/drain regions


4


and


6


. For NMOS transistors, As is implanted at a dose of 2˜5 E15 cm


−2


. For PMOS transistors, B or BF


2


is implanted at a dose of 1˜3 E15 cm


−2


.




At this time, a lightly doped drain (LDD) region may be formed to prevent the deterioration of device characteristic due to hot carriers.




The SOI device serves as a conventional bulk device. The channel region of the NMOS and PMOS transistors in these conventional MOSFET devices remains floating. Therefore, in the NMOS transistor, a floating body effect may be experienced since holes may accumulate in a body based on alpha particles or in the course of operating the device.




Due to this floating body effect, the conventional semiconductor device is susceptible to several problems. For instance, the breakdown voltage may be reduced by the floating body effect, and distortion may occur in Id-Vd curve, thereby deteriorating characteristic of the device. Further, an abnormal slope of subthreshold may occur and the operation of the device may become unstable due to transient effect in the course of AC operation.




SUMMARY OF THE INVENTION




The present invention is directed to a semiconductor device and a method for fabricating the same that substantially obviate one or more of the above and other problems experienced by conventional devices due to limitations and disadvantages of the related art.




An object of the present invention is to provide a semiconductor device and a method for fabricating the same in which a bias is applied to a body in an SOI MOSFET, thereby reducing or eliminating a floating body effect.




Additional features and advantages of the invention will be set forth in the description which follows, and in part will be apparent from the description, or may be learned by practice of the invention. The objectives and other advantages of the invention will be realized and attained by the structure particularly pointed out in the written description and claims hereof as well as the appended drawings.




To achieve these and other advantages and in accordance with the purpose of the present invention, as embodied and broadly described, a semiconductor device according to the present invention includes first and second impurity ion implanting layers of a conductivity type formed in a semiconductor substrate having a buried oxide film and surface silicon layers thereon, first and second transistors of a conductivity type respectively formed on the first and second impurity ion implanting layers, having source/drain regions and a gate, trenches formed between the first and second transistors, single crystal silicon layers connected to any one of the source/drain regions of the respective transistors and the first and second impurity ion implanting layers at sides of the trenches, and carrier exhausting electrodes connected to the first and second impurity ion implanting layers at one sides of the respective transistors, for exhausting carrier generated by ionization impact in the respective transistors.




In another aspect, a method for fabricating a semiconductor device according to the present invention includes the steps of sequentially forming a pad oxide film and a nitride film on a semiconductor substrate having a buried oxide film and surface silicon layers thereon, selectively etching the pad oxide film and the nitride film to form trenches, forming undoped polysilicon sidewalls at sides of the trenches, thermally oxidizing outer sides of the undoped polysilicon sidewalls to form a first dielectric layer, recrystallizing inner sides of the undoped polysilicon sidewalls using the silicon layers and a body of the semiconductor substrate as seeds to form single crystal silicon layers, depositing an oxide film on an entire surface including the trenches and planarizing the oxide film to form a second dielectric layer, selectively removing the nitride film and the pad oxide film, forming a first photoresist and patterning the first photoresist to remain on a portion where a PMOS transistor will be formed, implanting an impurity ion into a channel region of the surface silicon layers and single crystal silicon layer at one sides of the trenches, and the body of the semiconductor substrate using the first photoresist as a mask, forming a gate oxide film and a gate electrode on the channel region into which the impurity ion is implanted, selectively implanting the impurity ion into the gate oxide film and the gate electrode to form source/drain regions, and forming carrier exhausting electrodes on the surface silicon layers at the other sides of the trenches.




It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are intended to provide further explanation of the invention as claimed.











BRIEF DESCRIPTION OF THE DRAWINGS




The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this specification, illustrate embodiments of the invention and together with the description serve to explain the principles of the invention. In the drawings:





FIG. 1

is a sectional view illustrating a structure of a conventional MOSFET;





FIGS. 2



a


to


2




b


are sectional views illustrating exemplary structures of a MOSFET according to the present invention; and





FIGS. 3



a


to


3




n


are sectional views illustrating exemplary process steps involved in forming a MOSFET according to the present invention.











DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS




Reference will now be made in detail to the preferred embodiments of the present invention, examples of which are illustrated in the accompanying drawings.




In MOSFET according to the present invention, when etching a buried oxide film to form an isolation layer, a semiconductor substrate below the buried oxide film is also etched. A polysilicon layer is formed as a sidewall and then recrystallized. An impurity ion is implanted into the polysilicon layer and thus a body of the semiconductor substrate is contacted with impurity ion implanting layers.




As shown in

FIGS. 2



a


and


2




b


, the semiconductor device of the present invention includes a first impurity ion implanting layer


31


of a p type and a first impurity


107


implanting layer


35


of an n type, a second impurity ion implanting layer


32


of a p type and a second impurity ion implanting layer


36


of an n type formed in an SOI semiconductor substrate


21


, and a third impurity ion implanting layer


33


of a p type and a third impurity ion implanting layer


37


of an n type. A buried oxide film


22


and silicon layers


23


are positioned on layers


32


and


36


and are used as well regions. Silicon layer


23


is not shown in

FIGS. 2



a


and


2




b


because source/drain regions


41


and


43


and a channel region CH are respectively formed in the silicon layers


23


on the buried oxide film


22


. Sidewall type single crystal silicon layers


28


are connected to the source/drain regions


41


and


43


at sides of trenches formed in portions excluding the source/drain regions


41


and


43


and the channel region CH. A first dielectric layer


27


is formed in the entire surface of the trenches in which the single crystal silicon layers


28


are formed. A second dielectric layer


29


formed on the first dielectric layer


27


by fully burying the trenches. A gate oxide film


38


and a gate electrode


39




a


are formed on the channel region CH.




A metal electrode layer is formed on the source/drain region


41


and


43


, and on the gate electrode


39




a


. The trenches are formed up to a certain depth of a body of the semiconductor substrate


21


.




The single crystal silicon layers


28


are doped with the same impurity ion as the impurity ion for the formation of the source/drain regions


41


and


43


. They remain in contact with the second impurity ion implanting layer


32


and the second impurity ion implanting layer


36


.




To avoid accumulation of carriers in the body, B


1


and B


2


electrodes (carrier exhausting electrodes) are respectively formed at the other sides of the trenches formed in portions other than portions where NMOS and PMOS transistors are formed. These B


1


and B


2


electrodes are connected with the source/drain regions


41


and


43


of the respective transistors through the second and third impurity ion implanting layers


32


and


33


of a p type and the second and third impurity ion implanting layers


36


and


37


of an n type.




The B


1


and B


2


electrodes serve to exhaust holes or electrons generated by ionization impact.




A method for fabricating the semiconductor device according to the present invention will be described below with respect to

FIGS. 3



a


-


3




n.






As shown in

FIG. 3



a


, to form an isolation layer, a pad oxide film


24


and a nitride film


25


are sequentially formed on a stacked combination of a SOI semiconductor substrate


21


, a buried oxide film


22


and a silicon layer


23


. The buried oxide film


22


has a thickness of 1000˜4000 Å and the silicon layer


23


has a thickness of 300˜2000 Å.




At this time, the pad oxide film


24


has a thickness of 1000˜5000 Å which is achieved by a thermal oxidation or a chemical vapor deposition (CVD) process, and the nitride film


25


has a thickness of 500˜2000 Å, which is achieved by a CVD process. The nitride film


25


may be replaced with another dielectric having etching selectivity against the oxide film and silicon.




Subsequently, as shown in

FIG. 3



b


, the nitride film


25


, the, pad oxide film


24


and the SOI semiconductor substrate


21


are selectively etched to form trenches. Various methods of etching are well known to those of ordinary skill to perform this etching process, e.g., selective etching via a mask. At this time, the substrate below the buried oxide film


22


is etched at a depth of 300˜1000 Å.




As shown in

FIG. 3



c


, an undoped polysilicon is deposited on the entire surface of the nitride film


25


including the trenches at a thickness of 500˜1500 Å and then etched using well known methods to remain only on sides of the trenches so as to form sidewalls


26


. Alternatively, the undoped polysilicon film may be deposited only in the trenches.




As shown in

FIG. 3



d


, the semiconductor substrate


21


having sidewalls


26


of undoped polysilicon is thermally oxidized. As a result, outer portions of the sidewalls


26


become a first dielectric layer


27


, and inner portions of the sidewalls


26


are recrystallized using the silicon layer


23


and the body of the semiconductor substrate


21


as seeds to become single crystal silicon layers


28


.




At this time, the oxidized first dielectric layer


27


has a thickness of 50˜200 Å and the single crystal silicon layers


28


have a thickness of 100˜300 Å.




As shown in

FIG. 3



e


, an oxide film is deposited on the entire surface including the trenches by e.g., a CVD or a high density plasma (HDP) process, and then planarized by e.g., a chemical mechanical polishing (CMP) process, to form a second dielectric layer


29


. Then, the nitride film


25


and the pad oxide film


24


are selectively removed using well known processes. For instance, the pad oxide film


24


may be removed by a wet etching process.




As shown in

FIG. 3



f


, a first photoresist


30


is formed and then selectively patterned to remain on a portion where a PMOS transistor will be formed. Using first photoresist


30


as a mask, impurity ion implantation for connection between adjacent single crystal silicon layers


28


is performed to form first, second, and third impurity ion implanting layers


31


,


32


and


33


of a p type.




For instance, impurity ion implantation for adjustment of a threshold voltage of the channel region in the NMOS transistor is then performed at a dose of 0.5 E12˜2 E12 atoms/cm


2


, thereby forming first impurity ion implanting layer


31


. In addition, impurity ion implantation for connection between the single crystal layers


28


is performed at a dose of 1 E13˜5 E14 atoms/cm


2


so as to implant impurity ions into the single crystal silicon layers


28


and the body of the SOI semiconductor substrate


21


, thereby forming second and third impurity ion implanting layers


32


and


33


.




As described, the ion implantation energy may be adjusted to achieve implantation at a suitable junction depth for each impurity layer. B or BF


2


is used as the impurity ion.




Subsequently, as shown in

FIG. 3



g


, a second photoresist


34


is formed and then patterned to remain on a portion where an NMOS transistor will be formed.




In the same manner as the NMOS transistor, impurity ion implantation is performed using the second photoresist


34


as a mask to form first, second and third impurity ion implanting layers


35


,


36


and


37


of an n type. P or As is used as the impurity ion.




As shown in

FIG. 3



h


, a gate oxide film


38


is formed on the first impurity ion implanting layer


31


of a p type and the first impurity ion implanting layer


35


of an n type at a thickness of 40˜100 Å by thermal oxidation. A material layer


39


for the formation of a gate electrode is formed on the entire surface including the gate oxide film


38


.




Polysilicon into which heavily doped impurity ion of an n type is implanted may be used as the material layer


39


in both NMOS and PMOS transistors. For instance, polysilicon into which heavily doped impurity ion of an n type is implanted may be used as the material layer


39


in case of the NMOS transistor of dual gate structure, while polysilicon into which heavily doped impurity ion of a p type is implanted may be used as the material layer


39


in case of the PMOS transistor. Alternatively, after an undoped polysilicon layer is formed on the entire surface including gate oxide film


38


, the appropriate impurity ion is respectively implanted into the undoped polysilicon layers corresponding to each of the NMOS and PMOS transistors.




A metal layer or a metal silicide layer (not shown) may be formed on the material layer


31


to reduce the gate resistance.




As shown in

FIGS. 3



i


,


3




i


-


1


, and


3




i


-


2


, the material layer


39


used for the formation of a gate electrode and the gate oxide film


38


are selectively etched. The etched portion of material layer


39


forms a gate electrode


39




a.






Subsequently, as shown in

FIG. 3



j


, a third photoresist


40


is deposited on the entire surface of the semiconductor substrate


21


in which the gate electrode


39




a


is formed. The third photoresist


40


is then selectively patterned to remain on a portion where the NMOS transistor will be formed. A heavily doped impurity ion implantation of a p type is performed using the third photoresist


40


as a mask to form the source/drain regions


41


and


43


of the PMOS transistor.




At this time, an impurity ion is implanted down to the single crystal silicon layer


28


(up to (a) portion) connected to the body of the semiconductor substrate


21


.




As shown in

FIG. 3



k


, a fourth photoresist


42


is deposited on the entire surface of the semiconductor substrate


21


in which the gate electrode


39




a


is formed, and selectively patterned to remain on a portion where the PMOS transistor will be formed. Impurity ion implantation is performed using the fourth patterned photoresist


42


as a mask to form the source/drain regions


41


and


43


of the NMOS transistor.




As shown in

FIGS. 3



l


-


3




n


, to avoid an accumulation of carriers in the body of the substrate


21


, B


1


and B


2


electrodes (carrier exhausting electrodes) are respectively formed at opposite sides of the respective transistors. More specifically, as shown in

FIGS. 31-3



n


, a layer insulating film


44


and fifth photoresist


45


are subsequently deposited on the entire surface of the semiconductor substrate


21


in which a gate electrode


39




a


and a source/drain region


43


are formed. The fifth photoresist


45


is selectively patterned. The layer insulating film


44


is then etched using the mask to form a contact hole where a carrier exhausting electrodes B


1


and B


2


will be formed. A metal material is then buried into the contact hole to form the carrier exhausting electrodes B


1


and B


2


. The fifth photoresist


45


remaining on the layer insulating film is removed.




That is, one electrode B


1


or B


2


is formed per transistor, the electrodes being positioned on opposite and distant sides of the transistors. These B


1


and B


2


electrodes serve to exhaust holes or electrons, which are generated by ionization impact, through the second and third impurity ion implanting layers


32


and


33


of a p type and the second and third impurity ion implanting layers


36


and


37


of an n type.




At this time, an impurity ion is implanted down to the single crystal silicon layer


28


(up to (b) portion) connected to the body of the semiconductor substrate


21


, the impurity ions being implanted throughout the entire non-masked portion.




After the source/drain regions


41


and


43


are formed, an annealing process such as furnace annealing or rapid thermal annealing(RTA) is performed to diffuse the impurity ion.




As aforementioned, the semiconductor device of the present invention has the following advantages.




Since the body in the NMOS and PMOS transistors is contacted with outer electrodes, it is possible to prevent characteristic of the device from being deteriorated due to floating body effect. In other words, in the NMOS transistor, the electrons generated around the drain by ionization impact exhaust towards the drain by means of the drain field and the holes exhaust towards the B


1


electrode (carrier exhausting electrode) through the second and third impurity ion implanting layers of p type connected in width direction of the gate electrode. In the PMOS transistor, since the electrons exhaust towards the B


2


electrode (carrier exhausting electrode), carriers are not accumulated in the body. This increases breakdown voltage without causing distortion in the Id-Vd curve. Further, an abnormal slope of subthreshold does not occur and unstable operation of the device due to transient effect in the course of AC operation is prevented, thereby improving operation characteristic of the device.




It will be apparent to those skilled in the art that various modifications and variations can be made in the semiconductor device and the method for fabricating the same according to the present invention without departing from the spirit or scope of the invention. For instance, the order of ion implantation described in

FIGS. 3



f


and


3




g


may be reversed. Thus, it is intended that the present invention covers the modifications and variations of the invention provided they come within the scope of the appended claims and their equivalents.



Claims
  • 1. A method for fabricating a semiconductor device comprising:forming first and second transistors of a type defined by impurity ion implanting layers within a semiconductor substrate having a buried oxide film and surface silicon layers thereon, the first and second transistors having source/drain regions, a gate and single crystal silicon layers connected to the first and second impurity ion implanting layers; implanting an impurity ion into at least one of the source/drain regions of the respective transistors, and into the single crystal silicon layers connected to the first and second impurity ion implanting layers; and forming carrier exhausting electrodes, each connected to one of the impurity ion implanting layers at one side of each of the first and second transistors, where the carrier exhausting electrodes exhaust carriers generated by ionization impact in the respective transistors.
  • 2. A method for fabricating a semiconductor device comprising:forming first and second transistors of a type defined by impurity ion implanting layers within a semiconductor substrate having a buried oxide film and surface silicon layers thereon, the first and second transistors having source/drain regions and a gate; forming trenches between the first and second transistors; forming single crystal silicon layers at sides of the trenches, each single crystal silicon layer being connected to any one of the source/drain regions of the respective transistors and the first and second impurity ion implanting layers; and forming carrier exhausting electrodes, each connected to one of the impurity ion implanting layers at one side, of each of the first and second transistors, wherein the carrier exhausting electrodes exhaust carriers generated by ionization impact in the respective transistors.
  • 3. The method claimed in claim 2, wherein the single crystal silicon layers are formed at sides of the trenches in a sidewall form.
  • 4. The method claimed in claim 2, wherein the trenches are formed up to a certain depth in the body of the semiconductor substrate below the buried oxide film.
  • 5. A method for fabricating a semiconductor device comprising:sequentially forming a pad oxide film and a nitride film on a semiconductor substrate having a buried oxide film and surface silicon layers thereon; selectively etching the pad oxide film and the nitride film to form trenches; forming undoped polysilicon sidewalls at sides of the trenches; thermally oxidizing outer sides of the undoped polysilicon sidewalls to form a first dielectric layer; recrystallizing inner sides of the undoped polysilicon sidewalls using the silicon layers and a body of the semiconductor substrate as seeds to form single crystal silicon layers; depositing an oxide film on an entire surface including the trenches and planarizing the oxide film to form a second dielectric layer; selectively removing the nitride film and the pad oxide film; forming a first photoresist over a portion of the semiconductor device where a PMOS transistor will be formed; implanting an impurity ion into a channel region of the surface silicon layers and single crystal silicon layer at a first side of the trenches and within the body of the semiconductor substrate using the first photoresist as a mask; forming a gate oxide film and a gate electrode on the channel region into which the impurity ion is implanted; selectively implanting the impurity ion into the gate oxide film and the gate electrode to form source/drain regions; and forming carrier exhausting electrodes on the surface silicon layers at a second of the trenches opposing the first side.
  • 6. The method claimed in claim 5, wherein the buried oxide film has a thickness of 1000˜4000 Å and the surface silicon layer has a thickness of 300˜2000 Å.
  • 7. The method claimed in claim 5, wherein the semiconductor substrate is formed by at least one of a SIMOX, BESOI and Smart-cut method.
  • 8. The method claimed in claim 5, wherein the pad oxide film is formed at a thickness of 100˜500 Å by thermal oxidation or CVD process.
  • 9. The method claimed in claim 5, wherein the nitride film is deposited at a thickness of 500˜2000 Å by CVD process.
  • 10. The method claimed in claim 5, wherein the trenches are formed by etching the semiconductor substrate below the buried oxide film at a depth of 300˜1000 Å.
  • 11. The method claimed in claim 5, wherein the undoped polysilicon sidewalls are formed by depositing the undoped polysilicon on the entire surface of the nitride film including the trenches at a thickness of 500˜1500 Å and then etching the deposited undoped polysilicon from areas other than sides of the trenches.
  • 12. The method claimed in claim 5, wherein the sidewalls are recrystallized such that the first dielectric layer has a thickness of 50˜200 Å and the single crystal silicon layer has a thickness of 100˜300 Å.
  • 13. The method claimed in claim 5, wherein the oxide film is deposited by a CVD or HDP process and planarized by CMP process to form the second dielectric layer.
Priority Claims (1)
Number Date Country Kind
98 11669 Apr 1998 KR
US Referenced Citations (4)
Number Name Date Kind
5877046 Yu et al. Mar 1999
5965917 Maszara et al. Oct 1999
6015992 Chatterjee et al. Jan 2000
6051472 Abiko et al. Apr 2000
Non-Patent Literature Citations (2)
Entry
International Electron Devices Meeting 1995 p 627-630.
International Electron Devices Meeting 1993 p. 739-742.