Claims
- 1. A method for making a semiconductor device, comprising the steps of:
- forming a plurality of island semiconductor regions and a dummy semiconductor region which is lower than said island semiconductor regions by partially removing a semiconductor layer on a insulating layer;
- depositing an insulator on the entire surface of said insulator layer to cover said island semiconductor region and said dummy semiconductor region; and
- polishing said insulator near to the top surfaces of said island semiconductor regions.
- 2. A method for making a semiconductor device, comprising the steps of:
- forming a plurality of island semiconductor regions, a first dummy semiconductor region which has a height nearly equal to said island semiconductor regions and a second dummy semiconductor region which is lower than said first dummy semiconductor region by partially removing a semiconductor layer on a insulating layer;
- depositing an insulator on the entire surface of said insulator layer including said island semiconductor regions, said first and second dummy semiconductor regions to a height higher than said island semiconductor regions; and
- polishing said insulator near to the top surfaces of said island semiconductor regions.
- 3. A method for making a semiconductor device, comprising the steps of:
- forming a plurality of island semiconductor regions by partially removing a semiconductor layer on a insulating layer, wherein at least one of said island semiconductor regions is provided with a trench;
- depositing an insulator on the entire surface of said insulating layer including said island semiconductor regions to a height higher than said island semiconductor regions; and
- polishing said insulator near to the top surfaces of said island semiconductor regions;
- wherein said insulator is filled between island semiconductor regions and into said trench.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-215924 |
Sep 1994 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/526,177, filed Sep. 11, 1995, now U.S. Pat. No. 5,587,612.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4378630 |
Horng et al. |
Apr 1983 |
|
5120675 |
Pollack |
Jun 1992 |
|
Foreign Referenced Citations (3)
Number |
Date |
Country |
0113343 |
Sep 1980 |
JPX |
0220444 |
Dec 1983 |
JPX |
0080244 |
May 1985 |
JPX |
Non-Patent Literature Citations (1)
Entry |
H. Nishizawa et al., "Fully SiO.sub.2 Isolated High Speed Self-Aligned Bipolar Transistor on Thin SOI", 1991 Symposium on VLSI Technology, Digest of Technical Papers, pp. 51-52. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
526177 |
Sep 1995 |
|