This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2010-067572, filed on Mar. 24, 2010; the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to a semiconductor device and a method for manufacturing the same.
In recent years, there has been a strong demand for low-loss and high-performance configurations for power semiconductor devices in response to the trend toward energy efficiency. Reduction of ON resistance is an important part of a low-loss configuration for a power semiconductor device, and at the same time, enhancement of performance is required in relation to high breakdown voltage and low noise configuration. For example, a power semiconductor device that includes a field limiting ring (FLR) that is not exposed on the semiconductor surface to thereby improve breakdown voltage characteristics, and a power semiconductor device that maintains a low ON resistance and improves switching characteristics have been proposed.
However, room for improvement still remains in relation to a conventional semiconductor device, and there is a need for an enhanced-performance semiconductor device that enables maintains a low ON resistance.
In general, according to one embodiment, a semiconductor device includes a first semiconductor layer of a first conductivity type, a first semiconductor region of a second conductivity type, a second semiconductor region of the first conductivity type, a third semiconductor region of the first conductivity type, a fourth semiconductor region of the second conductivity type, and a control electrode. The first semiconductor region is provided selectively on a first major surface of the first semiconductor layer. The second semiconductor region is provided selectively on the first major surface in contact with the first semiconductor region. The third semiconductor region is provided selectively on a surface of the first semiconductor region. The fourth semiconductor region is provided to face a projecting surface between a side surface and a bottom surface of the first semiconductor region with the second semiconductor region interposed. The control electrode is provided on the first semiconductor layer, the first semiconductor region, the second semiconductor region, and the third semiconductor region via an insulating film.
Embodiments of the invention will now be described with reference to the drawings. In the following embodiments, the same reference numerals are used in relation to the same features, detailed description will not be repeated, and description of different features will be provided. Although an example is described in which a first conductive type is an n type, and a second conductive type is a p type, the first conductive type may be a p type and the second conductive type may be an n type.
The semiconductor device 100 includes an n-type base layer 2 forming a semiconductor layer of a first conductivity type, a p-type base region 4 forming a first semiconductor region of a second conductivity type, an n-type barrier region 3 forming a second semiconductor region of the first conductivity type, and an n-type emitter region 5 forming a third semiconductor region of the first conductivity type.
The p-type base region 4 is selectively provided on a major surface 10a that is a first major surface of the n-type base layer 2. The n-type barrier region 3 is in contact with a side surface 4a of the p-type base region 4 and is selectively provided on the major surface 10a. Furthermore, the n-type emitter region 5 is selectively provided on the surface of the p-type base region 4.
An n-type buffer layer 7 and a p-type collector layer 8 (second semiconductor layer) are provided on a major surface 20a (second major surface) of the n-type base layer 2. The n-type barrier region 3 that is in contact with the p-type base region 4 and selectively provided on the surface of the n-type base layer 2 has a higher carrier concentration than the n-type base layer 2.
The semiconductor device 100 further includes a p-type embedded region 6a that is a fourth semiconductor region of the second conductivity type. The p-type embedded region 6a is provided to face a projecting surface 21 between the side surface 4a and a bottom surface 4b of the p-type base region 4 with the n-type barrier region 3 interposed.
The p-type embedded region 6a can be formed by, for example, ion implantation of p-type impurities from the major surface 10a of the n-type base layer 2. In addition, after ion implantation of p-type impurities into the region forming the p-type embedded region 6a, embedding can be further executed by stacking an n-type semiconductor layer.
As illustrated in
Next, operational effects of the semiconductor device 100 according to the embodiment will now be described with reference to the semiconductor device 400 according to a comparative example illustrated in
The provision of the n-type barrier region 3 that has a high carrier concentration in contact with the p-type base region 4 in the semiconductor device 400 of the comparative example can suppress hole injection from the n-type base layer 2 into the p-type base region 4 and promote an effect of injection of electrons that are injected from the n-type emitter region 5 to the p-type base region 4. In this manner, the amount of electrons accumulated in the channel between the p-type base region 4 and the gate insulating film 12 is increased, and therefore, the ON resistance can be decreased.
However, the semiconductor device 400 of the comparative example is associated with the problem that the breakdown voltage is reduced when a reverse bias is applied between the n-type base layer 2 and the p-type base region 4. In other words, a depletion layer extends in a curve from the pn junction at the projecting surface 21 between the side surface 4a and the bottom surface 4b of the p-type base region 4. When its curvature is increased, the electrical field strength increases and the breakdown voltage is decreased.
For example, as illustrated in
Furthermore, the provision of the n-type barrier region 3 that has a higher carrier concentration in contact with the p-type base region 4 suppresses an expansion in the depletion layer in the pn junction on the n-type barrier region 3 side, and therefore, the breakdown voltage is further decreased.
In contrast, the p-type embedded region 6a is provided in the semiconductor device 100 according to the embodiment in proximity to the n-type barrier region 3, which is provided to be in contact with the p-type base region 4. The p-type embedded region 6a is provided at a position and a depth such that the expansion of the depletion layer into the n-type base layer 2 is assisted and the curvature is mitigated (the curvature is reduced).
For example, the p-type embedded region 6a can be provided at a position facing the projecting surface 21 with the n-type barrier region 3 interposed in proximity to the projecting surface 21 between the side surface 4a and the bottom surface 4b of the p-type base region 4. As illustrated in
In this manner, the electrical field concentration in the projecting surface 21 can be mitigated, and a reduction in the breakdown voltage of the pn junction between the p-type base region 4 and the n-type barrier region 3 can be prevented. In other words, a semiconductor device can be realized in which the breakdown voltage is improved while an effect of promoting injection of electrons from the n-type emitter region 5 into the p-type base region 4 is maintained and the ON resistance is reduced.
As illustrated in
Furthermore, as illustrated in
An end portion of the p-type embedded region 6c is provided at a position facing the projecting surface 21 with the n-type barrier region 3 interposed in proximity to the projecting surface 21 of the p-type base region 4. As illustrated in
In this manner, the semiconductor device 150 according to the variation can also prevent a reduction in the breakdown voltage in the pn junction between the p-type base region 4 and the n-type barrier region 3 while maintaining an effect of reducing the ON resistance.
In the semiconductor device 200 illustrated in
The p-type embedded region 26 can be formed by, for example, ion implantation of p-type impurities from the major surface 10a side of the n-type base layer 2. Further, the n-type base layer 2 may be provided by stacking n-type semiconductor layers while repeating ion implantation of p-type impurities into the region forming the p-type embedded region 26. As described below, a trench is formed in a direction from the major surface 10a of the n-type base layer 2 to the major surface 20a, and the inner portion of the trench may be embedded by a p-type semiconductor.
The amount of p-type impurities doped into the p-type embedded region 26 may be configured with a profile in which the amount is relatively large in the end portion 26a on the major surface 20a side and the doped amount of p-type impurities decreases toward the major surface 10a.
The semiconductor device 250 illustrated in
In the same manner as the semiconductor device 150 illustrated in
As illustrated in the above embodiment, the semiconductor devices 200 and 250 that include the p-type embedded regions 26 and 27 provided from the major surface 10a of the n-type base layer 2 toward the major surface 20a can also promote injection of electrons from the n-type emitter region to the p-type base region to maintain a low ON resistance, and improve the breakdown voltage.
The p-type embedded region 36 in the semiconductor device 300 illustrated in
The p-type embedded region 36 may be provided by executing a process of forming the trench 32 from the first major surface 10a of the n-type base layer 2 in proximity to the p-type base region 4 with the n-type barrier region 3 interposed to the proximity of the projecting surface 21 of the p-type base region 4, and then, for example, executing a process of ion implantation of p-type impurities into the bottom portion of the trench 32.
The trench 32 may be configured by multiple trenches separated by a suitable interval in the X direction illustrated in
In the semiconductor device 350 illustrated in
The semiconductor device 500 illustrated in
An n-type emitter region 54 is selectively provided on the surface of the p-type base layer 72 adjacent to one side of the gate electrode 57. On the other side of the gate electrode 57, an insulating layer 68a is provided to extend in a direction along the major surface 50 of the n-type base layer 52 and to be in contact with the gate insulating film 58 at the bottom portion of the trench 75.
More specifically, the semiconductor device 500 includes a main cell M that controls current flowing from a collector electrode to an emitter electrode, and a dummy cell D provided for reducing the ON resistance of the main cell M.
The p-type base layer 72 is separated by the gate electrode 57 into a p-type base region 53 and a p-type base region 61. An n-type emitter region 54 and a p-type hole bypass 55 are selectively provided on the surface of the p-type base region 53, and thereby configure the main cell M. The p-type base region 61 is included in the dummy cell D.
An emitter electrode 67 is provided above the p-type base regions 53 and 61. The emitter region 67 is electrically connected to the emitter region 54 and the hole bypass 55 provided selectively on the surface of the p-type base region 53. An interlayer insulating film 65 is provided between the emitter electrode 67 and the p-type base region 61, and insulates the emitter electrode 67 from the p-type base region.
A n-type buffer layer 62 and a p-type collector layer 63 are provided on the major surface 60 that is the second major surface of the n-type base layer 52, and are electrically connected to the collector electrode (not illustrated).
The semiconductor device 500 may be provided on a silicon substrate, for example. The insulating layer 68a can be provided by performing ion implantation of oxygen (O+) from the surface of the silicon substrate at a predetermined depth and then performing heat treatment to form a SiO2 layer in the n-type base layer 52. Furthermore, a method may be employed in which ion implantation of O+ is performed in the region provided with the insulating layer 68a on the surface of the n-type silicon layer forming the n-type base layer 52, and n-type silicon layers are stacked to thereby form the n-type base layer 52.
In the semiconductor device 550 illustrated in
Next, operational effects of the semiconductor devices 500 and 550 according to the embodiment will be described.
In the semiconductor devices 500 and 550 according to the embodiment, for example, a plus voltage is applied to the collector electrode (not illustrated) that is electrically connected to the p-type collector layer 63, and the emitter electrode 67 is grounded and is placed in an operating state. In the case where the semiconductor devices 500 and 550 are in an ON state, holes are injected from the side of the p-type collector layer 63 that is subjected to the plus voltage to the n-type base layer 52. Further, the holes pass through the p-type base region 53 and the p-type hole bypass 55 of the main cell M and flow into the emitter electrode 67.
In contrast, electrons are injected from the emitter electrode 67 side through the n-type emitter region 54 into the p-type base region 53. The electrons that are injected into the p-type base region 53 pass through the channel formed in the interface between the p-type base region 53 and the gate insulating film 58, are injected into the n-type base layer 52, and flow into the p-type collector layer 63.
In the semiconductor devices 500 and 550, discharge resistance is increased in relation to holes flowing through the p-type base region 53 by reducing the width of the main cell M between the gate electrodes 57. In this manner, there is an increasing density of holes that accumulate in the n-type base region 52, and that density increase is neutralized by increasing the amount of electrons that is injected from the n-type emitter region 54 through the p-type base region 53 into the n-type base region 52. In this manner, the amount of electrons stored in the n-type base region 52 in proximity to the p-type base region 53 is increased, and the ON resistance of the channel can be reduced.
For example, in a semiconductor device 700 according to a comparative example illustrated in
In a semiconductor device that is used for power control, there is a need to reduce switching noise caused by sharp voltage fluctuations during switching operations. Consequently, control is executed to delay the rise time and fall time of the gate voltage applied to the gate electrode 57, and thereby reducing the rate of change over time of the collector/emitter voltage (dv/dt).
However, for example, excessive accumulation of holes in the p-type base region 61 of the dummy cell D during turning ON increases the potential of the p-type base region 61, and a negative capacitance is produced between the gate and the collector. Therefore, the control of the rate of change over time of the collector/emitter voltage (dv/dt) becomes problematic.
A method to solve this problem includes a method of forming a p-type base region 61b of the dummy cell D that is deeper than the trench 75 as in a semiconductor device 710 illustrated in
In contrast, the semiconductor device 500 according to the embodiment includes an insulating layer 68a that is provided to connect to the gate insulating film 58 provided on the bottom portion of the trench 75 and extend toward the dummy cell D. In other words, in the dummy cell D enclosed by the trench 75, the embedded insulating layer 68a is partially provided at an equal depth to the trench 75 to connect with the gate insulating film 58. In this manner, the p-type base region 61 of the dummy cell D is electrically separated from the emitter electrode 67. Accordingly, injection of holes from the n-type base layer 52 to the p-type base region 61 is suppressed, and it is possible to reduce the amount of holes accumulated in the p-type base region 61.
The semiconductor device 550 illustrated in
In other words, the embedded insulated film 68b, which extends between the trenches 75 and the 75b positioned on both ends of the dummy cell D and electrically separates the dummy cell D from the n-type base layer 52, is provided. In this manner, injection of holes from the n-type base layer 52 to the p-type base region 61 can be inhibited.
In the same manner as the insulating layer 68a illustrated in
The semiconductors device 500 and 550 according to the embodiment can be manufactured more easily than the semiconductor devices 710 and 720 as illustrated in
Next, a method for manufacturing the semiconductor device according to the embodiment will be described.
The method for manufacturing the semiconductor device according to the embodiment includes a process of performing ion implantation of oxygen into a region 68c forming the insulating layer 68b in the n-type base layer 52 and a process of forming the insulating layer 68b in the region in which the n-type base layer 52 is heat processed and into which oxygen is implanted.
Firstly as illustrated in
Subsequently, as illustrated in
Then, as illustrated in
Then, as illustrated in
As illustrated in
Next, as illustrated in
Then, as illustrated in
As illustrated in
A central portion of the dummy cell D partitioned between the trench 75 and the trench 75c further includes a trench 75b. The gate insulating film 58 that is formed by thermally oxidizing an inner surface of the trench 75 is connected to the insulating layer 68b at a bottom portion of the trench 75. The insulating layer 68b extends from the bottom portion of the trench 75 to the bottom portions of the trench 75b and the trench 75c, and is connected to the gate insulating film 58c formed on an inner surface of the trench 75c, and the gate insulating film 58b that is formed on the inner surface of the trench 75b. In this manner, the p-type base region 53b of the dummy cell D is electrically separated from the n-type base layer 52.
Gate electrodes 57 and 57c are provided on an inner portion of the trenches 75 and 75c, and a dummy gate 57b is provided on an inner portion of the trench 75b. Furthermore, the interlayer insulating film 65 is provided to extend from an upper portion of the trench 75 to upper portions of the trench 75b and the trench 75c.
The insulating film 68b is not interposed between the trench 75 and the trench 75C that is adjacent to the trench 75. The emitter electrode 67 is connected to the n-type emitter region 54 and the p-type hole bypass 53 provided on the surface of the p-type base region 53 to thereby form a main cell M having a MOSFET structure.
This type of structure enables realization of a semiconductor device that freely varies the width of the dummy cell D and has desired characteristics. In other words, since the n-type emitter region 54 and the p-type hole bypass 55 are provided in all the p-type base regions 53 and 53b, the p-type base region that acts as the main cell M can be freely selected. Therefore, the width of the dummy cell D can be freely varied by merely varying the width provided in the insulating layer 68b and the position at which the emitter electrode 67 is in contact with the main cell M.
As illustrated in
The manufacture method according to the embodiment as illustrated in
For example, the trench 75 reaching the n-type base layer 52 is formed by a reactive ion etching (RIE) method using an etching mask 71b formed from a SiO2 film. At this time, the width of a portion of the dummy cell D that forms the p-type base region 73 is formed narrowly so that the SiO2 films 78b formed at the bottom portions 78c of the trenches 75 are mutually connected.
Next, oxygen ions (O+) are implanted into the bottom portion 78c of the trench 75. At this time, the acceleration energy of implanting ions is set with the interval between the trenches 75 considered so that the distribution of the oxygen ions introduced into the bottom portion 78c overlaps with the adjacent trench gate in the dummy cell D.
As illustrated in
For example, as illustrated in
Next, the gate electrode 57 and the dummy gate 75b are formed by embedding conductive polysilicon in an inner portion of the trench 75 as illustrated in
Although the invention has been described with reference to the first to the sixth embodiments, the invention is not limited to the embodiments. For example, embodiments that are the same as the technical concept of the invention are included within the technical scope of the invention by variation of material, variation of design by a person of ordinary skill in the art based on the technical level at the time of application.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modification as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2010-067572 | Mar 2010 | JP | national |