This application claims priorities to Taiwan Patent Application No. 095141397 filed on Nov. 8, 2006.
Not applicable.
The subject invention relates to a semiconductor device and its manufacturing method. Particularly, the subject invention relates to a transistor structure with a shallow junction depth at the source/drain and its manufacturing method.
Current electronic technology have been gearing towards the miniaturization of electronic equipments. Accordingly, the size of semiconductor devices should also be decreased. The channel length under the gate of a semiconductor transistor becomes shorter as the semiconductor device is reduced in size. However, the channel length cannot be reduced without any limitations. In fact, when the channel length is reduced to a certain level, it is very possible that short channel effects occur, resulting in transistor control problems. Also, hot electron effects occur due to the channel reductions and electric field enhancements so as to generate substrate currents, causing an electrical breakdown.
To resolve the problems resulting from the short channel effects, a recess channel array transistor or step transistor array has been developed to increase the current channel length. Moreover, the technology of lightly doped drain (LDD) has been provided. After forming the source/drain with a heavy doping level, a lightly doped area with a lightly doping level is formed beside the drain area to decrease the electric field in the channel and mitigate the hot electron effects (see Taiwan Patent Publication No. 1257175).
Furthermore, another approach for resolving the short channel effects is to reduce the junction depth of the source/drain. In this aspect, the ion implantation predominating the source/drain doping is critical to the reduction of the junction depth. However, the ion implantation cannot precisely control the depth of ion diffusion and often cannot achieve a shallow junction depth as desired.
To achieve a shallow junction depth, the subject invention provides a novel semiconductor device and its manufacturing method. The subject invention can effectively control the junction depth of the source/drain of the semiconductor device so as to avoid the short channel effects.
One objective of the subject invention is to provide a semiconductor device comprising a substrate, a gate structure, and a source/drain area, wherein the source/drain area comprises a silicon layer and a glass layer below the silicon layer.
Another objective of the subject invention is to provide a method for manufacturing the above semiconductor device which comprises: providing a substrate; providing a gate structure on the substrate; forming a notch in a predetermined area located beside the gate structure and in the substrate; forming a glass layer in the notch; forming a silicon layer on the glass layer to fill the notch; and doping the predetermined area to form a source/drain area.
After reviewing the appended drawings and the conditions for carrying out the procedures as described below, persons having ordinary skill in the art can easily understand the basic spirit and other inventive objects of the subject invention as well as the technical means and preferred embodiments implemented for the subject invention.
Generally, the gate structure 150 comprises a dielectric layer 120, a conductive layer 130, and a mask layer 140. The material of the dielectric layer 120 is well known by persons having ordinary skill in the art. The dielectric layer 120 is normally composed of an oxide layer, such as silicon oxide. The dielectric layer 130 is typically a polysilicon layer or a composite layer comprising two or more layers (such as a composite layer composed of a metal silicide, e.g., tungsten silicide, and a polysilicon layer). As for the mask layer 140, the material is silicon nitride in general.
Unlike conventional semiconductor devices, the source/drain area 180 of the transistor of the subject invention comprises a silicon layer 170 and a glass layer 160 below the silicon layer 170. The silicon layer 170 is provided for conducting a doping procedure and for serving as the source/drain after doping. The glass layer 160 is used as a barrier layer for blocking the penetration of the doping ion beam, so as to control the ion doped depth and avoid excessive ion diffusion. That is, the subject invention utilizes the glass layer 160 present in the source/drain area of the transistor to precisely define the desired shallow junction depth of the source/drain. Any proper glass materials can be used to provide the glass layer. The glass layer 160 can be provided from for example, but not limited to, a material selected from a group consisting of silicate, siloxane, silazane, and a combination thereof.
Then, as shown in
Optionally, according to the technology known in the semiconductor processing field, after the afore-mentioned photoresist mask etching step and before or after the removal of the photoresist layer, the sidewalls 220 of the notch 210 can be halo implanted to avoid the depletion region of the subsequently formed source/drain formed to affect the channels. The halo implantation of the sidewall 220 can be conducted with the use of such as, but not limited to, BF2.
Referring to
Preferably, the glass layer 160 is formed by spin coating, That is, a spin on glass layer is provided. The glass layer 160 can be formed in accordance with, but not limited to, the following procedures. A mixed solution comprising a glass material and an organic solvent (such as alcohols and ketones) is coated by a spin manner on the substrate 110, the gate structure 150, and the notch 210. Afterwards, baking is conducted to remove the solvent ingredient. followed by annealing to cure the glass material, remove any undesired ingredients, and stabilize its crystalline structure. The baking step can be performed at a temperature of about 75° C. to 400° C., while the annealing temperature can be performed at about 700° C. or higher. The relevant preparation procedures of the spin on glass layer can be found in the disclosures of U.S. Pat. No. 6,649,503 B2, which is incorporated hereinto for reference.
Next, a silicon layer 170 is formed on the glass layer 160 to fill the notch 210. Preferably, the silicon layer 170 is formed by selective epitaxial growth. The silicon layer 170 is then doped using ion implantation to form a source/drain therein. Moreover, another lightly doped drain can be processed to mitigate the influences of the “hot electron effects.” Lastly, spacers 190 are formed on the sidewalls of the gate structure 150 to complete the transistor 100 as shown in
As described above, the subject invention utilizes a glass material to first form a glass layer in the substrate for use as a barrier layer for blocking the penetration of doping ion beams. Thus, a desired shallow junction depth of the source/drain of the semiconductor device (i.e., the depth of the silicon layer 170 shown in
The above examples are intended to illustrate the embodiments of the subject invention and explicate its technical features only, but not to limit the scope of protection of the subject invention. Any modifications or equal replacements that can be easily accomplished by persons skilled in this field belong to the scope claimed by the subject invention. The scope of protection of the subject invention should be on the basis of the following claims as appended.
Number | Date | Country | Kind |
---|---|---|---|
095141397 | Nov 2006 | TW | national |