The present application claims priority under 35 U.S.C. 119 and 35 U.S.C. 365 to Korean Patent Application No. 10-2005-0099662 (filed on Oct. 21, 2005), which is hereby incorporated by reference in its entirety.
A Semiconductor device may be provided on a device area thereof, which may be defined through a LOCOS (local oxidation of silicon) process and/or an STI (swallow trench isolation) process. A transistor formed as part of a semiconductor device may include a gate, a source and a drain.
A transistor of a semiconductor device may be fabricated by first forming a gate insulating layer on a semiconductor substrate having a STI layer. A poly-silicon layer may then be deposited on the gate insulating layer. A STI layer may electrically isolate devices formed on a semiconductor substrate from each other, thereby preventing malfunction of the devices.
A photolithography process may be performed with respect to a gate insulating layer and a poly-silicon layer, thereby forming a gate electrode. The gate electrode may be formed on a prescribed region of the semiconductor substrate where a STI layer is not formed.
High-density dopants may be implanted onto a semiconductor substrate by using an ion implantation device. A gate electrode may be used as a mask. Source and drain junction areas may be formed on active areas of a semiconductor substrate, which are exposed on both sides of a gate electrode.
As semiconductor devices have become more densely integrated, it is possible to form hundreds of millions of transistors on a single wafer. In addition, as semiconductor devices become smaller, a critical dimension (CD) of a gate electrode of a transistor may be reduced, such that a length of a channel formed below the gate electrode may be shortened. As a result, a threshold voltage (Vth) of a transistor may be reduced, which may cause leakage current in a semiconductor device.
Embodiments relate to a semiconductor device with a channel having a relatively long length. In embodiments, a semiconductor device includes a semiconductor substrate having a recessed surface, a gate insulating layer formed on the recessed surface of the semiconductor substrate, a gate electrode formed on the gate insulating layers; and a source/drain area formed at both sides of the gate electrode.
In embodiments, a method of manufacturing a semiconductor includes forming a wet oxide layer on part of a semiconductor substrate, forming a recessed surface on the semiconductor substrate (e.g. by removing the wet oxide layer), forming a gate insulating layer on the recessed surface of the semiconductor substrate, forming a gate electrode on the gate insulating layer, and implanting dopants on both sides of the gate electrode to form a source/drain area.
In embodiments, a method of manufacturing a semiconductor includes forming a recessed surface on a semiconductor substrate by wet-etching a part of the semiconductor substrate, forming a gate insulating layer on the recessed surface of the semiconductor substrate, forming a gate electrode on the gate insulating layer, and implanting dopants on both sides of the gate electrode to form a source/drain area.
Example
Example
Embodiments will be described with reference to the accompanying drawings. It is understood that the embodiments described herein are not intended to be limiting.
In the example figures, thicknesses of layers and areas may be enlarged for the purpose of clarity. The same reference numerals will be used to refer to the same elements throughout the description. When layers, films, areas and plates are expressed as they are formed on other elements, it may not exclude another elements interposed therebetween for convenience of description. In contrast, if elements are expressed as they are directly formed on other elements, it may exclude another elements interposed therebetween for convenience of description.
Example
As illustrated in example
As illustrated in example
As illustrated in example
As illustrated in example
As illustrated in example
As illustrated in example
Since surface 6 of semiconductor substrate 1 adjacent to buried gate electrode 11 is recessed, the CD of buried gate electrode 11 may be enlarged relative to the CD of the buried gate electrode formed on a flat semiconductor substrate. As a result, channel area 13c formed below the buried gate electrode 11 may also be enlarged, such that the length of the channel may increase, according to embodiments.
The threshold voltage (Vth) of the transistor may therefore be stabilized during the operation of a semiconductor device and leakage current of the semiconductor device may be reduced or substantially prevented.
According to embodiments, because the surface of the semiconductor substrate adjacent to the buried gate electrode is recessed, the length of the channel formed below the buried gate electrode may increase, so that the leakage current of the semiconductor device may be substantially or completely prevented and the characteristics of the semiconductor device may be improved.
It will be apparent to those skilled in the art that various modifications and variations can be made to the embodiments. Thus, it is intended that embodiments cover the modifications and variations thereof within the scope of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2005-0099662 | Oct 2005 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
5106776 | Shen et al. | Apr 1992 | A |
20020197823 | Yoo et al. | Dec 2002 | A1 |
20030025153 | Chun | Feb 2003 | A1 |
20040259311 | Kim | Dec 2004 | A1 |
20050001252 | Kim et al. | Jan 2005 | A1 |
20050074950 | Lin et al. | Apr 2005 | A1 |
Number | Date | Country |
---|---|---|
1649111 | Aug 2005 | CN |
1020020055147 | Jul 2002 | KR |
Number | Date | Country | |
---|---|---|---|
20070102758 A1 | May 2007 | US |