This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2008-52167, filed on Mar. 3, 2008, the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a semiconductor device and a method of manufacturing the same.
2. Background Art
A kind of known nonvolatile memory is a charge trap nonvolatile memory, which is configured to store data by trapping charge in an insulator. An example of the charge trap nonvolatile memory includes a MONOS (Metal-Oxide-Nitride-Oxide-Semiconductor) flash memory (see, for example, JP-A 2007-251132 (KOKAI)). Hereinafter, it is referred to as “MONOS memory”.
In general, a cell transistor in the MONOS memory includes a substrate (such as a silicon substrate), a first gate insulation film (called a tunnel insulating film), a charge storage layer (such as a silicon nitride layer), a second gate insulation film (called a charge block layer), and a gate electrode (called a control gate). The MONOS memory controls the threshold voltage of the cell transistor by injecting charge contained in the substrate into the charge storage layer through the tunnel insulating film and trapping the charge in charge capture positions, thereby storing data.
In writing, the MONOS memory applies a write voltage to the control gate and grounds the substrate. Thereby, electrons are injected from the substrate into the charge storage layer through the tunnel insulating film by Fowler-Nordheim tunneling (FN tunneling) to be captured in the charge storage layer. As a result, the threshold voltage of the cell transistor is set to a high level. The threshold voltage can be controlled by adjusting the amount of injection of electrons by changing the control gate voltage and write time.
In erasing, the MONOS memory grounds the control gate and applies an erasing voltage to the substrate. Thereby, holes are injected from the substrate into the charge storage layer through the tunnel insulating film by FN tunneling to be combined with the electrons captured in the charge storage layer, or the electrons captured in the charge storage layer are drawn back to the substrate. As a result, the threshold voltage of the cell transistor is returned to a lower level.
With regard to the MONOS memory, there is a problem that damage to edge portions of the tunnel insulating film is caused by electric field in writing. There is a risk of such damage causing deteriorations of an endurance characteristic and a charge holding characteristic.
An aspect of the present invention is, for example, a semiconductor device having a bit line and a word line, the device including a substrate, a first gate insulation film formed on the substrate, a charge storage layer formed on the first gate insulation film, a second gate insulation film formed on the charge storage layer, and a gate electrode formed on the second gate insulation film, the width between side surfaces of the second gate insulation film in the bit line direction being smaller than the width between side surfaces of the gate electrode in the bit line direction.
Another aspect of the present invention is, for example, a semiconductor device having a bit line and a word line, the device including a substrate, a first gate insulation film formed on the substrate, a charge storage layer formed on the first gate insulation film, a second gate insulation film formed on the charge storage layer, and a gate electrode formed on the second gate insulation film, the width between side surfaces of the second gate insulation film in the bit line direction on the upper surface of the second gate insulation film being smaller than the width between side surfaces of the gate electrode in the bit line direction on the lower surface of the gate electrode.
Another aspect of the present invention is, for example, a method of manufacturing a semiconductor device having a bit line and a word line, the method including forming a first gate insulation film, a charge storage layer, a second gate insulation film, and a gate electrode layer on a substrate in order, etching the gate electrode layer, the second gate insulation film, and the charge storage layer to form a gate electrode from the gate electrode layer, and recessing side surfaces of the second gate insulation film in the bit line direction to make the width between the side surfaces of the second gate insulation film in the bit line direction be smaller than the width between side surfaces of the gate electrode in the bit line direction.
Embodiments of the present invention will be described with reference to the drawings.
The semiconductor device 101 has plural bit lines and word lines. An arrow “α” in
The semiconductor device 101 includes a substrate 111, a first gate insulation film 121, a charge storage layer 122, a second gate insulation film 123, a gate electrode 124, and an inter layer dielectric 131.
The substrate 111 in this embodiment is a semiconductor substrate, more specifically, a silicon substrate. The substrate 111 may be a SOI (Semiconductor On Insulator) substrate. The substrate 111 is provided with an N-well 141, a P-well 142, a source diffusion layer 143, a drain diffusion layer 144, and an isolation layer 145. The source diffusion layer 143 is connected to a source line, and the drain diffusion layer 144 is connected to a bit line. A channel region R exists between the source diffusion layer 143 and the drain diffusion layer 144. The first gate insulation film 121, the charge storage layer 122, the second gate insulation film 123, and the gate electrode 124 are formed on the channel region R in order. The isolation layer 145 in this embodiment is an STI (Shallow Trench Isolation) layer.
The first gate insulation film 121 is formed on the substrate 111. The first gate insulation film 121 is generally called a tunnel insulating film. In this embodiment, the first gate insulation film 121 is a silicon oxide layer, and the thickness of the first gate insulation film 121 is 5 nm.
The charge storage layer 122 is formed on the first gate insulation film 121. The semiconductor device 101 stores data by trapping charge in the charge storage layer 122. In this embodiment, the charge storage layer 122 is a silicon nitride layer, and the thickness of the charge storage layer 122 is 5 nm. In
The second gate insulation film 123 is formed on the charge storage layer 122. The second gate insulation film 123 is generally called a charge block layer. In this embodiment, the second gate insulation film 123 is a high-k insulator, more specifically, an Al2O3 layer. The second gate insulation film 123 may alternatively be an HfAlOx layer or an HfO2 layer. The Al2O3 layer, the HfAlOx layer, and the HfO2 layer are examples of a layer containing at least aluminum or hafnium. The thickness of the second gate insulation film 123 is 15 nm in this embodiment. In
The gate electrode 124 is formed on the second gate insulation film 123. The gate electrode 124 is generally called a control gate. In this embodiment, the gate electrode 124 is an NiSi layer formed from a polysilicon layer. The gate electrode 124 may alternatively be a multilayer layer including a TaN layer, a WN layer, and a W layer. The thickness of the gate electrode 124 is 70 nm in this embodiment. In
The inter layer dielectric 131 is formed on the gate electrode 124. The inter layer dielectric 131 covers the side surfaces of the charge storage layer 122, the second gate insulation film 123, and the gate electrode 124 (S1, S2, and S3). In this embodiment, the inter layer dielectric 131 is a silicon oxide layer. The inter layer dielectric 131 is an example of an insulating film of the present invention.
In
Further, in
In this embodiment, the width “W2” between the side surfaces “S2” is smaller than the width “W3” between the side surfaces “S3”, and the side surfaces “S2” are recessed relative to the side surfaces “S3”. In this embodiment, each of the side surfaces “S2” is recessed relative to one of the side surface “S3” by an amount of 5 to 25% (preferably 15 to 25%) of the width “W3” between the side surfaces “S3”, as described below. This percentage will be referred to as the amount of recession of a side surface “S2”. In
It can be understood from
However, if “W2” is reduced, the second gate insulation film 123 and the inter layer dielectric 131 exist between the charge storage layer 122 and the gate electrode 124. The relative permittivity of the second gate insulation film 123 is ordinarily higher than that of the inter layer dielectric 131. Therefore, if “W2” is excessively reduced, erasure of written data is difficult to perform. Further, if “W2” is excessively reduced, a pattern collapse can occur easily. Therefore, in this embodiment, the amount of recession “X” is set to 25% or less in order that the width “W2” of the second gate insulation film 123 be not less than ½ of the width “W3” of the gate electrode 124, i.e., in order that there exist a relation of W2>W3/2.
It can also be understood that according to
It can also be understood that according to
In this embodiment, the inter layer dielectric 131 is a silicon oxide layer, and the second gate insulation film 123 is a high-k insulator having a relative permittivity higher than that of the silicon oxide layer. The relative permittivity of the second gate insulation film 123 is, for example, 9 to 25. The second gate insulation film 123 may be a layer having a relative permittivity of 9 to 25 other than the Al2O3 layer, the HfAlOx layer, and the HfO2 layer.
In this embodiment, it is assumed that the amount of recession “X” of the left side surface in
First, a substrate 111, which is a P-type silicon substrate, is oxidized. Thereby, a sacrificial oxide layer 201 having a thickness of 10 nm is formed on the substrate 111 (
Next, the sacrificial oxide layer 201 is removed (
Next, the substrate 111 is oxidized to form a silicon oxide layer 121B having a thickness of 5 nm on the substrate 111 (
Next, the mask layer 213 is patterned by lithography and anisotropic dry etching. Subsequently, the silicon nitride layer 212, the silicon oxide layer 211, the charge storage layer 122, the gate insulation film 121, and the substrate 111 (P-well 142) is patterned by etching. Thereby, isolation trenches T extending in the bit line direction are formed on the substrate 111 (
Next, the isolation layer 145 is sunk by dry etching. When this dry etching is performed, there is a need to adjust the amount of etching for the cell transistor so that the height of the upper surface of the isolation layer 145 is substantially equal to the height of the upper surface of the charge storage layer 122. On the other hand, for the peripheral transistor, there is a need to adjust the height of the upper surface of the isolation layer 145 so that no breakdown voltage failure occurs between the substrate 111 and a gate electrode 124 described below. Subsequently, the silicon nitride layer 212 is removed by wet etching. Subsequently, the silicon oxide layer 211 is removed by wet etching. Subsequently, an Al2O3 layer 123 having a thickness of 15 nm is deposited on the charge storage layer 122 and the isolation layer 145 (
Next, a silicon nitride layer is formed on the second gate insulation film 123. Subsequently, the second gate insulation film 123 and the charge storage layer 122 outside the cell transistor region are removed by lithography and dry etching (or wet etching). Subsequently, the silicon oxide layer 121B outside the cell transistor region is removed by wet etching (
Next, a silicon oxide layer 121C having a thickness of 8 nm is deposited on the substrate 111 in the low-voltage peripheral transistor region and on the silicon oxide layer 121A in the high-voltage peripheral transistor region (
According to the above-described processes, a multilayer structure including the first gate insulation film 121, the charge storage layer 122, the second gate insulation film 123, and the gate electrode layer 124 is formed in the cell transistor region. Further, a multilayer structure including the thin gate insulation film 121 suitable for the low-voltage peripheral transistor and the gate electrode layer 124 is formed in the low-voltage peripheral transistor region. Further, a multilayer structure including the thick gate insulation film 121 suitable for the high-voltage peripheral transistor and the gate electrode layer 124 is formed in the high-voltage peripheral transistor region. The method of forming these multilayer structures is not limited to the above-described processes.
The first gate insulation film 121 and the charge storage layer 122 in this embodiment are formed before forming the isolation layers 145. Therefore, these layers are formed not on the isolation layers 145 but between the isolation layers 145. On the other hand, the second gate insulation film 123 and the gate electrode layer 124 in this embodiment are formed after forming the isolation layers 145. Therefore, these layers are formed on the isolation layers 145 without being divided by the isolation layers 145.
Next, gate processing is performed by lithography and dry etching. In other words, the gate electrode layer 124, the second gate insulation film 123, and the charge storage layer 122 are etched using the mask layer 221 as a mask. Thereby, the gate electrode 124 for the cell transistor, the gate electrode 124 for the low-voltage peripheral transistor, and the gate electrode 124 for the high-voltage peripheral transistor are formed from the common gate electrode layer 124 (
Next, a postprocess after gate processing is performed by wet etching. Thereby, the side surfaces “S2” of the second gate insulation film 123 are recessed (
Next, a source diffusion layer 143 and a drain diffusion layer 144 are formed in the substrate 111 in the cell transistor region, the low-voltage peripheral transistor region, and the high-voltage peripheral transistor region by lithography and ion implantation (
Then, an inter layer dielectric of a silicon oxide layer is formed on these gate electrodes 124. Further, contact plugs, via plugs, line layers, bonding pads, passivation layer, and the like are formed. In this way, the semiconductor device 101 is manufactured.
In this embodiment, the postprocess is performed with an etching solution by which the second gate insulation film (Al2O3 layer in this embodiment) 123 can be etched in the postprocess, such as the above-mentioned two etching solutions. The etching solution used in the postprocess may be a solution other than the above-mentioned two solutions if it has an etching characteristic such as described above.
In this embodiment, as described above, the width of the side surfaces of the second gate insulation film 123 in the bit line direction is reduced relative to the width of the side surfaces of the gate electrode 124 in the bit line direction. Thereby, damage to the edge portions of the first gate insulation film 121 can be reduced, and deteriorations of the endurance characteristic and the charge holding characteristic are suppressed.
Semiconductor devices 101 according to second and third embodiments will be described. The second and third embodiments are modifications of the first embodiment. The second and third embodiments will be described mainly with respect to points of difference from the first embodiment.
The semiconductor device 101 according to the second embodiment can be manufactured by a method similar to that for the semiconductor device 101 according to the first embodiment. However, the steps of forming the silicon oxide layer 121A, the silicon oxide layer 121B, and the silicon nitride layer 122 are performed between the step shown in
The semiconductor device 101 may have a structure such as that in the first embodiment or such as that in the second embodiment.
In the second embodiment, the width of the side surfaces of the second gate insulation film 123 in the bit line direction is reduced relative to the width of the side surfaces of the gate electrode 124 in the bit line direction, as is in the first embodiment. Thereby, damage to the edge portions of the first gate insulation film 121 can be reduced, and deteriorations of the endurance characteristic and the charge holding characteristic are suppressed.
The second gate insulation film 123 and the gate electrode 124 may have structures such as those shown in
Each of the semiconductor device 101 according to the third embodiment can be manufactured by a method similar to that for the semiconductor device 101 according to the first embodiment. However, in the step shown in
In the cases shown in
In
Further, in
The present invention is not limited to the above-described embodiments, and can be implemented by being modified within a scope not departing from its object. The materials and thicknesses of the first gate insulation film 121, the charge storage layer 122, the second gate insulation film 123, and the gate electrode 124 can be selected within a scope in which their effects are ensured. Further, the structures of the cell transistor and the peripheral transistors are not limited to the above-described ones.
As described above, the embodiments of the present invention can provide a semiconductor device and a method of manufacturing the same by which damage to the edge portions of the first gate insulation film can be limited.
Number | Date | Country | Kind |
---|---|---|---|
2008-52167 | Mar 2008 | JP | national |