This application is based upon and claims the benefit of priority from. Japanese Patent Application No. 2017-123128, filed Jun. 23, 2017, the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to a semiconductor device and a method of manufacturing the same.
A vertical MOSFET (Metal-Oxide-Semiconductor Field-Effect Transistor) having a drain pad on the lower surface of a semiconductor chip and a source pad and a gate pad on the upper surface the semiconductor chip has been developed. A technique for embedding a field plate electrode in the semiconductor chip to control the electric field distribution in the semiconductor chip of such a vertical MOSFET device has been proposed. In this case, each gate electrode is provided on a field plate electrode and is connected to a gate pad via a separate gate contact. However, as device feature sizes become finer in the planar dimension, it becomes difficult to reliably connect the contact to the gate electrode as required.
In general, according to one embodiment, a semiconductor device includes a semiconductor layer, a first electrode in the semiconductor layer, a first insulating film on a first surface of the semiconductor layer and covering the first electrode, a first pad on the first insulating film and electrically connected to the semiconductor layer, a second pad on the first insulating film and spaced from the first pad, and a contact through the first insulating film and electrically connecting the second pad to the first electrode. The first electrode comprises a first portion, below the first pad, and a second portion, below the second pad. An upper surface of this first portion has a recessed shape in which a central portion is farther from the first pad than are the adjacent end portions of the upper surface. The second portion has an upper surface in which any difference in height between a central portion and the adjacent end portions is less than any difference in height between the central portion of the upper surface of the first portion and the adjacent end portions of the central portion of the upper surface of the first portion.
A method of manufacturing the semiconductor device of the embodiment includes: forming a trench extending in a first direction in the upper portion of a semiconductor layer; forming a first insulating film on the inner surface of the trench and forming a first electrode member in a lower portion of the trench; forming a second insulating film in an upper portion of the trench; forming a first recess portion in an upper surface of the second insulating film in a first region; forming a second recess portion that is wider and deeper than the first recess portion in the upper surface of the first insulating film and the upper surface of the second insulating film in a second region located in the first direction when viewed from the first region; forming a third insulating film on an exposed surface of the semiconductor layer; forming a conductive film that buries the whole of the first recess portion and does not bury the whole of the second recess portion; forming a second electrode member in the first recess portion and on the inner surface of the second recess portion by selectively removing the conductive film; forming a fourth insulating film so as to cover the semiconductor layer and the second electrode member; and forming a contact connected to a portion formed in the first recess portion in the second electrode member in the fourth insulating film.
An example embodiment of the present disclosure will be described below with reference to the accompanying drawings.
It is noted that the respective drawings are schematic and some parts are exaggerated or omitted as appropriate for clarity of explanation. For example, in
As shown in
A source pad 31 and a gate pad 32 are provided so as to be separated from each other on an upper surface 10a of the silicon plate 10. The area of the source pad 31 is larger than the area of the gate pad 32. In addition, a drain pad 33 is provided on a lower surface 10b of the silicon plate 10. The source pad 31 and the gate pad 32 are made of, for example, a metal such as aluminum (Al). The drain pad 33 is made of, for example, a metal such as a titanium-nickel-gold (TiNiAu) alloy.
Hereinafter, for convenience of explanation, an XYZ orthogonal coordinate system is used herein. The thickness direction of the silicon plate 10 is defined as a “Z direction”, the arrangement direction (direction of spacing)of the source pad 31 and the gate pad 32 is defined as an “X direction”, and the direction orthogonal to the Z direction and the X direction is defined as a “Y direction”. In addition, the direction from the lower surface 10b to the upper surface 10a in the Z direction is also referred to as an “upper,” “upward”, “above,” or “higher” direction, and the opposite direction is also referred to as a “lower” or “below” direction, but such expressions are used primarily for convenience and are generally irrelevant with respect to device orientation with respect to the direction of gravity. When viewed from the Z direction, a region where the source pad 31 is provided is referred to as a cell region Rc, and a region where the gate pad 32 is provided is referred to as a gate region Rg. In the semiconductor device 1, a current flows mainly between the drain pad 33 and the source pad 31 in the cell region Rc.
In the silicon plate 10, a drain layer 11 of an n++ type conductivity, a drift layer 12 of an n− type conductivity, a base layer 13 of a p type conductivity, and a source layer 14 of an n++ type conductivity are stacked in this order from the drain pad side. However, when viewed from the Z direction, the drain layer 11 and the drift layer 12 are disposed in both the cell region Rc and the gate region Rg, and the base layer 13 and the source layer 14 are disposed only in the cell region Rc.
The donor concentration of the drain layer 11 and the donor concentration of the source layer 14 are higher than the donor concentration of the drift layer 12. The drain layer 11, the drift layer 12, the base layer 13 and the source layer are integrally formed, and their boundaries are not necessarily distinct in all circumstances. The drain layer 11 constitutes the lower surface 10b of the silicon plate 10, and the source layer 14 constitutes the upper surface 10a of the silicon plate 10. The drain layer 11 is in contact with the drain pad 33 and electrically connected to the drain pad 33.
A plurality of trenches 20 extending lengthwise along the X direction are formed in the upper portion of the silicon plate 10. The trenches 20 are disposed across the cell region Rc and the gate region Rg. The lower end of each trench 20 is located in the drift layer 12. A silicon oxide film 21 is provided on the inner surface of a portion of the trench 20 located in the drift layer 12. A silicon oxide film 22 is provided on the lower side surface of the silicon oxide film 21.
A field plate (FP) electrode 24 made of a conductive material, such as polysilicon, is provided in the trench 20. A lower portion 24a of the FP electrode 24 is sandwiched between portions of the silicon oxide film 22, and an upper portion 24b is located higher than the silicon oxide film 22 and is in contact with the silicon oxide film 21 . Therefore, the width of the upper portion 24b (in the Y direction) is larger than the width (in the Y direction) of the lower portion 24a. The upper end of the FP electrode 24 is located lower than the upper end of the silicon oxide film 21. For example, the same potential as that of the source pad 31 is applied to the FP electrode 24.
A silicon oxide film 25 is provided above the FP electrode 24 at a position sandwiched between portions of the silicon oxide film 21. In the cell region Rc, the position of the upper end of the silicon oxide film 25 in the Z direction is substantially equal to the position of the upper end of the silicon oxide film 21, which is substantially equal to the position of the interface between the drift layer 12 and the base layer 13. On the other hand, in the gate region Rg, the position of the upper end of the silicon oxide film 21 is higher than the position of the upper end of the silicon oxide film 25.
Agate electrode 26 is provided on the silicon oxide film 25 in the trench 20. The gate electrode 26 is disposed in a region directly above the FP electrode 24 and extends in the X direction. The gate electrode 26 is integrally formed of a conductive material, for example, polysilicon.
As shown in
A cross section (YZ plane cross section) orthogonal to the longitudinal direction (X direction) of the portion 26a has a recessed shape on an upper surface side. That is, the end portions 26b of the portion 26a spaced from each other the width direction (Y direction) protrude upward (Z-direction) along the inner surface of the trench 20 with respect to a central portion 26c. Therefore, the uppermost surface of an end portion 26b is located higher than the uppermost surface of the central portion 26c.
On the other hand, the cross section (YZ plane cross section) orthogonal to the longitudinal direction (X direction) of the portion 26e has a substantially rectangular shape. Therefore, the upper surface of the portion 26e is substantially flat. That is, any difference in the Z direction height between the ends of portion 26e in the width direction (Y direction) and its central portion (in the width direction) on the upper surface side is less than the difference D in the Z direction between the end portions (26b) and the central portion (26c) on the upper surface of the portion 26a. It is noted that the difference between the end portions of portion 26e and the central portion of the portion 26e is substantially zero in the example shown in
In the cell region Rc, a gate insulating film 27 made of, for example, a silicon oxide is provided between the silicon plate 10 and the gate electrode 26. A silicon oxide film 28 is provided on the silicon plate 10, so as to cover the gate electrode 26. On the silicon oxide film 28, a BPSG (Boron Phosphorous Silicate Glass) film 29 is provided. The source pad 31 and the gate pad 32 are disposed on the BPSG film 29.
Contacts 34 and 35 extending in the Z direction are provided through the silicon oxide film 28 and the BPSG film 29. The lower end of the contact 34 is connected to the source layer 14, and the upper end thereof is connected to the source pad 31. The lower end of the contact 35 is connected to the upper surface of the portion 26e of the gate electrode 26 and the upper end of the contact 35 is connected to the lower surface of the gate pad 32. The contacts 34 and 35 are made of a metal such as tungsten (W).
Next, a method for manufacturing the semiconductor device according to the embodiment will be described.
First, as shown in
Next, the silicon oxide film 21 is formed on the inner surface of each trench 20 by depositing a silicon oxide. Next, in the lower portion of the trench 20, the silicon oxide film 22 is formed on the surface of the silicon oxide film 21. Next, by depositing polysilicon, the FP electrode 24 is formed in the trench 20. A portion of the FP electrode 24 that is sandwiched between portions of the silicon oxide film 22 is the lower portion 24a and a portion that is disposed higher than the silicon oxide film 22 is the upper portion 24b. The upper portion 24b is wider than the lower portion 24a. Further, the upper surface of the FP electrode 24 is located lower than the upper surface of the drift layer 12.
Next, by depositing a silicon oxide, the silicon oxide film 25 is formed on the FP electrode 24 in the trench 20. Next, by performing dry etching, the silicon oxide deposited on the drift layer 12 is removed. Next, a resist mask 41 is formed on the drift layer 12, the silicon oxide film 21 and the silicon oxide film 25. In the resist mask 41, an opening 41a is formed in a region directly above the silicon oxide film 25 disposed in the gate region Rg.
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
Next, as shown in
As a result, as shown in
Next, as shown in
Next, the silicon oxide film 28 is formed on the entire surface by depositing an undoped silicon oxide. Unevenness reflecting the shape of the gate electrode 26 and the like is formed on the upper surface of this silicon oxide film 28 . Next, the BPSG film 29 is formed by depositing a silicon oxide containing boron and phosphorus. Unevenness reflecting the shape of the gate electrode 26 and the like is also formed on the upper surface of the BPSG film 29. Next, heat treatment at a temperature of, for example, 900° C. is performed to re-flow the BPSG film 29 so as to planarize the upper surface of the BPSG film 29. Next, a resist mask 46 is formed on the entire upper surface. In the resist mask 46, a hole 46a is formed in a region directly above the source layer 14 and a hole 46b is formed in a region directly above the portion 26e of the gate electrode 26.
Next, anisotropic etching, such as RIE, is performed. As a result, in the BPSG film 29 and the silicon oxide film 28, a contact hole 47 reaching the source layer 14 is formed in a region directly below the hole 46a and a contact hole 48 reaching the portion 26e of the gate electrode 26 is formed in a region directly below the hole 46b. Next, the resist mask 46 is removed.
Next, as shown in
Next, by depositing aluminum on the entire surface and performing patterning, the source pad 31 is formed in the cell region Rc and the gate pad 32 is formed in the gate region Rg. Next, the silicon substrate 11a is ground (polished) from the lower surface and thinned. Thereby, the silicon substrate 11a becomes the drain layer 11. Next, the drain pad 33 is formed on the lower surface of the drain layer 11 by, for example, sputtering. In this way, the semiconductor device 1 according to the embodiment can be manufactured.
Next, the effects of the example embodiment will be described. In this embodiment, the cross section of the portion 26a of the gate electrode 26 includes a recess shape. As a result, even if the trench 20 is formed to be thick, in the process shown in
As a result of the trench 20 being formed to be thick, it is possible to doubly form the silicon oxide films 21 and 22 in the trench 20, and change the distance between the FP electrode 24 and the drift layer 12 depending on the position in the Z direction. More specifically, the distance between the lower portion 24a of the FP electrode 24 and the drift layer 12 may be the total thickness of the silicon oxide films 21 and 22, and the distance between the upper portion 24b of the FP electrode 24 and the drift layer 12 may be equal to the thickness of the silicon oxide film 21. As a result, the electric field distribution in the silicon plate 10 can be precisely controlled, and, for example, electric field concentration can be relieved.
On the other hand, in the gate region Rg, the cross section of the portion 26e of the gate electrode 26 has a rectangular shape, and the upper surface of the portion 26e is flat. As a result, in the process shown in
In addition, the recess portion 42 is formed in the gate region Rg in the process shown in
Next, a comparative example will be described.
In the comparative example, although it is necessary to make the contact 35 reach the upper surface at least one end portion 126b of the gate electrode 126 the width of either portion is narrow when compared to the width of the portion 26e of the gate electrode 26 in above-described embodiment, thus, the margin of alignment for the contact 35 in the Y direction is smaller. If the contact 35 is shifted toward the side of the central portion 126c of the gate electrode 126, which causes a shape defect, there is a possibility that the contact 35 will not be connected to the gate electrode 126. Further, if the contact 35 is shifted towards the outside of the gate electrode 126, there is a possibility that the contact 35 is short-circuited to the source layer 14. For this reason, when the semiconductor device 101 according to the comparative example is manufactured, it is necessary to precisely align the contact 35, which causes substantial difficulty in manufacture.
However, according to the example embodiment described above, it is possible to achieve a semiconductor device which is easier to manufacture than the comparative example by using the above-described method of manufacturing.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2017-123128 | Jun 2017 | JP | national |