1. Field of the Invention
The present invention relates to a semiconductor device and a method of manufacturing the semiconductor device, and more particularly, to a semiconductor device including a non-volatile memory and a method of manufacturing the semiconductor device.
2. Description of the Related Art
A non-volatile memory cell includes assist gate electrodes in a flat-strip shape disposed in parallel on a semiconductor substrate, control gate electrodes perpendicular to the assist gate electrodes, and floating gate electrodes disposed in proximity to an intersection of a lattice formed by the assist gate electrodes and the control gate electrodes. In addition, an interlayer insulation film is formed between adjacent floating gate electrodes along the assist gate electrodes for an electrical isolation.
When a size of a memory cell is decreased, a gap between adjacent floating gate electrodes along of the assist gate electrodes decreases, which increases a parasitic capacitance between the floating gate electrodes. This causes a capacitance ratio of a parasitic capacitance between the control gate electrode and the floating gate electrode to the capacitance between the floating gate electrodes to be decreased, which results in a degradation of a coupling ratio between the control gate electrode and the floating gate electrode.
This will cause a controllability of a voltage of the floating gate electrodes by the control gate electrodes to be degraded. For instance, an enough speed of writing and deleting with respect to the memory cannot be obtained at with a low voltage, and a margin of a control voltage with which an operation of the memory can be performed stably becomes narrow.
A method for coping with the above problem is disclosed in, for example, Japanese Patent Application Laid-open No. H10-12730.
However, in the conventional technology disclosed in the above literature, a manufacturing process becomes complex because it is necessary to suitably control special conditions for depositing a film for forming an air gap only in a position where a distance between adjacent wiring layers is small.
It is an object of the present invention to at least solve the problems in the conventional technology.
According to an aspect of the present invention, a semiconductor device includes an interlayer insulation film including an air gap between portions of adjacent wiring layers or isolation pattern layers or both that are distanced from each other by thinning a layered structure of each of the wiring layers or the isolation pattern layers or both selectively from a top layer to a substrate so that the portions of the wiring layers or the isolation pattern layers or both are distanced from each other.
According to another aspect of the present invention, a method for producing a semiconductor device which comprises an interlayer insulation film having an air gap between any one of adjacent wiring layers and isolation pattern layers disposed on a semiconductor substrate includes thinning the layered structures of at least one of the wiring layers and the isolation pattern layers selectively from a top layer to a base substrate surface by a wet etching process by using a difference in etching rates so that a distance is kept between at least one of the wiring layers and the isolation pattern layers from the top layer to the base substrate surface; and forming an interlayer insulation film having the air gap between at least one of the distanced wiring layers and the isolation pattern layers by laminating insulation films between at least one of the wiring layers and the isolation pattern layers.
The above and other objects, features, advantages and technical and industrial significance of this invention will be better understood by reading the following detailed description of presently preferred embodiments of the invention, when considered in connection with the accompanying drawings.
At the process shown in
After forming an oxide film 2 of silicon oxide and the like on the silicon substrate 1, conductive films 3, which are to serve as assist gate electrodes, are formed of polysilicon whose resistance has been reduced by impurity doping or the like. Each of the conductive films 3 is shaped like a strip disposed along the line A-A in
Next, gate-covering nitride films 4 are formed of, for example, silicon nitride (such as Si3N4) in such a manner as to cover the conductive films 3. Thereafter, as shown in
After constituting the above-mentioned structure, as shown in
Next, at the step shown in
After the step shown in
Then, at the step shown in
First, the highly doped bottom portions 7 of the polysilicon layer 6 that has been exposed at the steps of
Then, an interlayer insulation film 12 is formed at the step shown in
Regarding a suitable dimensional relationship between the polysilicon layer 6 and its bottom portion 7, given that the widths of the polysilicon layer 6 and bottom portion 7 are A and B, respectively, the height of the bottom portion 7 from the oxide film 2 is C, and the height of the polysilicon layer 6 from the bottom portion 7 is D, as shown in
With such a dimensional relationship, the parasitic capacitance between the contact portions of the ONO insulation films 8 and floating gate electrodes is maintained, while the parasitic capacitance between the bottom portions 7, i.e., between the floating gate electrodes, is lowered. Because the capacity ratio of the parasitic capacitance between the control gate electrodes to the parasitic capacitance between the floating gate electrodes is increased, the coupling ratio of the control gate electrodes to the floating gate electrodes can be improved.
As described above, according to the first embodiment, adjacent floating gate electrode layers are formed, impurities such as arsenic and boron are injected to the floating gate electrode layers between their top layers and the base substrate surface in order to promote the etching process, and the layered structures of the adjacent floating gate electrode layers are thinned selectively from the top layers to the base substrate surface by etching; thus, the coupling ratio between the control gate electrodes and floating gate electrodes is improved, and the controllability of the voltage of the floating gate electrodes being controlled by the control gate electrodes is improved. Hence, a memory with a large control voltage margin necessary for stable operation, which allows for, for instance, a sufficient speed of memory writing and erasing even at a low voltage, can be attained.
At the step shown in
In a similar manner to the first embodiment, after forming an oxide film 2 of silicon oxide or the like on the silicon substrate 1, conductive films 3, which are to serve as assist gate electrodes, are formed of polysilicon or the like the resistance of which has been lowered by impurity doping or the like. Each of the conductive films 3 is shaped like a strip along the line A-A shown in
Next, gate-covering nitride films 4 are formed of, for example, silicon nitride (such as Si3N4) in such a manner as to cover each conductive film 3. Thereafter, an oxide film layer 5 is formed of silicon oxide or the like in such a manner as to cover the side surface of the conductive film 3 and the top and side surfaces of the gate-covering nitride film 4, as shown in
After the above-mentioned constitution is formed, a portion of polysilicon except for the portion adjacent to the oxide film layer 5 is removed by dry etching, on which an ONO (oxide film-nitride film-oxide film) insulation film 8 is formed. Thereafter, a polysilicon layer 9 is disposed on the ONO insulation film 8 by the CVD process or the like. On top thereof is formed a conductive film 10 of polysilicon whose resistance has been lowered. Further, an oxide film 11 is formed on top of this structure, and etched into patterns of control gate electrodes.
Then, with the bottom portion of the floating gate electrode being exposed on the silicon substrate 1, argon, nitrogen, oxygen or the like is injected thereto from an oblique angle. Here, the injection is conducted only to the contact portion of the polysilicon layer 6 between the ONO insulation film 8 and targeted floating gate electrode to slow down the etching rate during the wet etching process, by adjusting the injection angle, to form an amorphous silicon portion 14. The constitution as shown in
Following this, at the step shown in
First, the portion of the polysilicon layer which is not doped with argon, nitrogen, oxygen or the like and not brought into an amorphous state is selectively etched. The use of a mixture of ammonium fluoride and hydrofluoric acid, for instance, makes the etching rate ratio 2:1. The shape of the amorphous portion 14 of the polysilicon layer is thereby maintained, while the bottom portion 6 of the polysilicon layer is thinned, as shown in
Then, an interlayer insulation film 12 is formed at the step shown in
It should be noted that during the process of injecting argon, nitrogen or oxygen shown in
As a result, the shape perpendicular to the silicon substrate 1 is maintained for the silicon portion 14 which has been brought into an amorphous state by injecting argon, nitrogen or oxygen, that is the contact portion of the ONO insulation film 8 and the floating gate electrode, while the bottom portion 6 of the polysilicon layer below the portion 14 is thinned, as shown in
By this process, the parasitic capacitance between the contact portions of the ONO insulation film 8 and floating gate electrodes is maintained, while the parasitic capacitance between the floating gate electrodes is reduced. This increases the capacity ratio between the capacitance between the control gate electrodes and the capacitance between the floating gate electrodes, and thus the coupling ratio of the control gate electrodes and floating gate electrodes can be improved.
As described above, according to the second embodiment, floating gate electrode layers are formed adjacent to each other, impurities such as nitrogen and oxygen are injected to the upper layer portion of each of the adjacent floating gate electrode layers whose layered structure should not be thinned, so as to bring the portion into an amorphous state and delay the etching process, and the layered structure of each of the adjacent floating gate electrode layers is selectively thinned from the upper layer to the base substrate surface; as a result, the coupling ratio of the control gate electrodes and floating gate electrodes is improved, and the controllability of the voltage of the floating gate electrodes by the control gate electrodes is improved. Hence, a memory with a large margin for the control voltage that stabilizes the operation can be attained, allowing for, for example, a sufficient speed of memory writing and erasing even at a low voltage.
A third embodiment according to the present invention provides an example of improving the etching rate ratio for the portion to be selectively etched, by combining and conducting the processes of the first and the second embodiments.
First, in a similar manner to
After constituting the above-mentioned structure, as shown in
Following this, in a similar manner to
Next, in a similar manner to
With the above process, impurities such as arsenic (As), boron (B), BF2+ ions, and the like are injected to the portion of the polysilicon layer 6 close to the surface of the silicon substrate 1, while argon, nitrogen, oxygen or the like is injected to the portion above this portion, which corresponds to the contact portion of the ONO insulation film 8 and the floating gate electrode, to bring it into an amorphous state.
Then, an etching process is conducted by way of wet etching, selectively on the portion of the polysilicon layer 6 that is not doped with argon, nitrogen, oxygen or the like to be brought into an amorphous state but is doped with impurities such as arsenic (As), boron (B), BF2+ ions and the like to transform into a diffusion layer. The use of a mixture of ammonium fluoride and hydrofluoric acid, for instance, can set the etching rate ratio to 6:1. This results in the shape of the amorphous portion of the polysilicon layer being maintained and only the bottom portion of the polysilicon layer 6 being thinned, as shown in
Thereafter, an interlayer insulation film 12 is formed in a similar manner to
As described above, according to the third embodiment, floating gate electrode layers are formed adjacent to each other, impurities such as arsenic and boron are injected to the adjacent floating gate electrode layers between the top layer and the base substrate surface to promote the etching process, while impurities such as nitrogen and oxygen are injected to the upper layer portion of each floating gate electrode layer the layered structure of which should not be thinned, so as to bring the upper portion into an amorphous state and delay the etching process, and the layered structure of each of the adjacent floating gate electrode layers is selectively thinned from the top layer to the base substrate by the etching process; as a result, the coupling ratio of the control gate electrodes and floating gate electrodes is improved, and the controllability of the voltage of the floating gate electrodes by the control gate electrodes is improved. Hence, a memory that has a control voltage with a large margin to stabilize the operation can be attained, allowing for, for example, a sufficient speed of memory writing and erasing even at a low voltage.
Each of
At the step shown in
Next, gate-covering nitride films 4 are formed of, for example, silicon nitride (such as Si3N4) in such a manner as to cover the conductive films 3. Thereafter, as shown in
After forming the above-mentioned constitution, the polysilicon is removed except for the portion of the polysilicon adjacent to the oxide film layer 5 by dry etching, and an ONO (oxide film-nitride film ((oxide film) insulation film 8 is formed on top of this film. Thereafter, a polysilicon layer 9 is formed on top of the ONO insulation film 8 by the CVD process or the like. On top thereon is formed a conductive film 10 of polysilicon that has a lowered resistance. Furthermore, an oxide film 11 is formed thereon and etched into patterns of control gate electrodes. As a result, the polysilicon layer 6, which is to function as a floating gate electrode unit, is formed to be exposed on the silicon substrate 1.
Next, at the step illustrated in
Thereafter, an interlayer insulation film 12 is formed at the step illustrated in
As described above, according to the fourth embodiment, an ONO insulation film 8, which has a smaller etching rate than a polysilicon layer 6 that constitutes a floating gate electrode unit, is formed on the polysilicon layers 6, the layered structure of the polysilicon layers 6 is selectively etched by a wet etching process which utilizes this difference in etching rates, and an interlayer insulation film 12 is formed to have air gaps between the polysilicon layers 6 which are to function as floating gate electrode units by laminating insulation films by using as eaves the ONO insulation film 8 whose layered structure has been maintained in the wet etching process; thus, the parasitic capacitance between the contact portions of the ONO insulation film 8 and the floating gate electrodes is unchanged, while the capacitance between the floating gate electrodes is reduced. Thus, because the capacity ratio of the parasitic capacitance between the control gate electrodes and the parasitic capacitance between the floating gate electrodes is increased, the coupling ratio of the control gate electrodes and floating gate electrodes can be improved.
Each of
At the step shown in
Next, gate-covering nitride films 4 are formed of, for example, silicon nitride (such as Si3N4) in such a manner as to cover the conductive films 3. Thereafter, as shown in
After forming the above-mentioned constitution, the polysilicon is removed except for the portion of the polysilicon adjacent to the oxide film layer 5 by dry etching, and an ONO (oxide film (nitride film (oxide film) insulation film 8 is formed on top of this film. Thereafter, a polysilicon layer 9 is formed on top of the ONO insulation film 8 by the CVD process or the like. On top thereon is formed a conductive film 10 of polysilicon that has a lowered resistance.
Furthermore, an oxide film 11 is formed thereon and etched into patterns of control gate electrodes. Here, the etching process is terminated at the ONO insulation film 8, as shown in
Next, at the step illustrated in
Then, at the step illustrated in
Thereafter, at the step shown in
At the subsequent step illustrated in
On the other hand, the shape of the constituent layers above the ONO insulation film 8, which are coated with the protective film 15 less prone to being etched than polysilicon, is maintained and becomes shaped like eaves that hide the polysilicon layer 6 underneath it when viewed from above, as shown in
Thereafter, an interlayer insulation film 12 is formed at the step illustrated in
As described above, according to the fifth embodiment, a protective film 15 that is to delay the wet etching process is formed above the ONO insulation film 8 the layered structure of which should not be thinned, the layered structure of the polysilicon layer 6 is selectively thinned by the wet etching process utilizing a difference in etching rates of the protective film 15 and the polysilicon layer 6 that constitutes a floating gate electrode unit, and an interlayer insulation film 12 is formed to have air gaps between the polysilicon layers 6 which are to function as floating gate electrode units by laminating insulation films by using as eaves the constituent layers above the ONO insulation film 8 that are coated with the protective film 15 whose layered structure has been maintained in the wet etching process; thus, the parasitic capacitance between the contact portions of the ONO insulation film 8 and the floating gate electrodes is unchanged, while the parasitic capacitance between the floating gate electrodes is reduced. Thus, because the capacity ratio of the parasitic capacitance between the control gate electrodes and the parasitic capacitance between the floating gate electrodes is increased, the coupling ratio of the control gate electrodes and floating gate electrodes can be improved.
It should be noted that, although air gaps are formed by increasing the distance between floating gate electrodes in the first to fifth embodiments, the present invention is not limited thereto. In other words, if there is any place in which the parasitic capacitance should be reduced between at least one of the wiring layers and the isolation pattern layers, the present invention may be applied and at least one of the adjacent wiring layers and the isolation pattern layers themselves may be thinned so as to increase the distance therebetween in order to reduce the parasitic capacitance therebetween.
Although the invention has been described with respect to a specific embodiment for a complete and clear disclosure, the appended claims are not to be thus limited but are to be construed as embodying all modifications and alternative constructions that may occur to one skilled in the art that fairly fall within the basic teaching herein set forth.
Number | Date | Country | Kind |
---|---|---|---|
2005-039429 | Feb 2005 | JP | national |