The present invention relates in general to semiconductor devices and, more particularly, to a semiconductor device and method of providing high density electrical components with narrow spacing by making electrical connection with flux material on a system-in-package (SIP).
Semiconductor devices are commonly found in modern electronic products. Semiconductor devices perform a wide range of functions such as signal processing, high-speed calculations, transmitting and receiving electromagnetic signals, controlling electronic devices, photo-electric, and creating visual images for television displays. Semiconductor devices are found in the fields of communications, power conversion, networks, computers, entertainment, and consumer products. Semiconductor devices are also found in military applications, aviation, automotive, industrial controllers, and office equipment.
Semiconductor packages are commonly made with several active semiconductor components, discrete passive components, and integrated passive devices (IPDs) disposed together into a single-package system, also known as a system-in-package (SiP). The SiP offers higher density and enhanced electrical functionality relative to traditional semiconductor packaging.
Within the SiP, multiple active and passive electrical components are mounted to a substrate for structural support and electrical interconnect. Solder paste is deposited on contact pads of the substrate and the solder paste is reflowed to make electrical connection between the electrical components and substrate. The solder paste tends to leak out during reflow, which can cause defects by making unintended electrical connection to adjacent electrical components. To avoid electrical short circuits, the electrical components are spaced apart beyond the leak out range. The greater spacing requirement decreases the layout density of the electrical components, i.e., fewer electrical components per unit area to avoid short circuits.
The present invention is described in one or more embodiments in the following description with reference to the figures, in which like numerals represent the same or similar elements. While the invention is described in terms of the best mode for achieving the invention's objectives, it will be appreciated by those skilled in the art that it is intended to cover alternatives, modifications, and equivalents as may be included within the spirit and scope of the invention as defined by the appended claims and their equivalents as supported by the following disclosure and drawings. The term “semiconductor die” as used herein refers to both the singular and plural form of the words, and accordingly, can refer to both a single semiconductor device and multiple semiconductor devices.
Semiconductor devices are generally manufactured using two complex manufacturing processes: front-end manufacturing and back-end manufacturing. Front-end manufacturing involves the formation of a plurality of die on the surface of a semiconductor wafer. Each die on the wafer contains active and passive electrical components, which are electrically connected to form functional electrical circuits. Active electrical components, such as transistors and diodes, have the ability to control the flow of electrical current. Passive electrical components, such as capacitors, inductors, and resistors, create a relationship between voltage and current necessary to perform electrical circuit functions.
Back-end manufacturing refers to cutting or singulating the finished wafer into the individual semiconductor die and packaging the semiconductor die for structural support, electrical interconnect, and environmental isolation. To singulate the semiconductor die, the wafer is scored and broken along non-functional regions of the wafer called saw streets or scribes. The wafer is singulated using a laser cutting tool or saw blade. After singulation, the individual semiconductor die are mounted to a package substrate that includes pins or contact pads for interconnection with other system components. Contact pads formed over the semiconductor die are then connected to contact pads within the package. The electrical connections can be made with conductive layers, bumps, stud bumps, conductive paste, or wirebonds. An encapsulant or other molding material is deposited over the package to provide physical support and electrical isolation. The finished package is then inserted into an electrical system and the functionality of the semiconductor device is made available to the other system components.
An electrically conductive layer 112 is formed overactive surface 110 using PVD, CVD, electrolytic plating, electroless plating process, or other suitable metal deposition process. Conductive layer 112 can be one or more layers of aluminum (Al), copper (Cu), tin (Sn), nickel (Ni), gold (Au), silver (Ag), or other suitable electrically conductive material. Conductive layer 112 operates as contact pads electrically connected to the circuits on active surface 110.
In
In
In
With little or no movement of electrical components 150 and flux material volatizing or vaporizing during reflow, there is little or no risk of leak of material that could cause a short circuit. According, the spacing D1 between adjacent electrical components 150a and 150b can be reduced, e.g., less than 50 micrometers (μm). The narrow spacing provides higher density electrical components per unit area. The space D2 between electrical component 150 and surface 134 can be adjusted by the thickness of conductive layer 132 and/or conductive layer 140. A higher spacing D2 increases the flow of encapsulant 160 and reduces voids between electrical components 150.
In
SIP 162 provides a higher density of electrical components 150 by nature of depositing flux material on conductive posts 142, made from multiple layers of Cu and Ni. Flux material 146 holds electrical components 150 to conductive posts 142 during reflow so the electrical components can have narrow spacing for higher density. Making electrical connection with flux material 146 and pre-solder material 154 reduces or eliminates the use of solder paste. During reflow, pre-solder material 154 is melted leaving electrical component 150 electrically and mechanically attached to conductive post 142. Flux material 146 substantially vaporizes during reflow, which reduces the opportunity for defects from a short circuit condition. With little or no movement of electrical components 150 and flux material vaporizing during reflow, there is little or no risk of leak of material that could cause a short circuit. According, the spacing D1 between adjacent electrical components 150a and 150b can be reduced, which provides higher density electrical components per unit area. SIP 162 involves lower process cost with less tooling and material, as flux printing is a low cost operation.
Electronic device 200 can be a stand-alone system that uses the semiconductor packages to perform one or more electrical functions. Alternatively, electronic device 200 can be a subcomponent of a larger system. For example, electronic device 200 can be part of a tablet, cellular phone, digital camera, communication system, or other electronic device. Alternatively, electronic device 200 can be a graphics card, network interface card, or other signal processing card that can be inserted into a computer. The semiconductor package can include microprocessors, memories, ASIC, logic circuits, analog circuits, RF circuits, discrete devices, or other semiconductor die or electrical components. Miniaturization and weight reduction are essential for the products to be accepted by the market. The distance between semiconductor devices may be decreased to achieve higher density.
In
In some embodiments, a semiconductor device has two packaging levels. First level packaging is a technique for mechanically and electrically attaching the semiconductor die to an intermediate substrate. Second level packaging involves mechanically and electrically attaching the intermediate substrate to the PCB. In other embodiments, a semiconductor device may only have the first level packaging where the die is mechanically and electrically mounted directly to the PCB.
For the purpose of illustration, several types of first level packaging, including bond wire package 206 and flipchip 208, are shown on PCB 202. Additionally, several types of second level packaging, including ball grid array (BGA) 210, bump chip carrier (BCC) 212, land grid array (LGA) 216, multi-chip module (MCM) 218, quad flat non-leaded package (QFN) 220, quad flat package 222, embedded wafer level ball grid array (eWLB) 224, and wafer level chip scale package (WLCSP) 226 are shown mounted on PCB 202. In one embodiment, eWLB 224 is a fan-out wafer level package (Fo-WLP) and WLCSP 226 is a fan-in wafer level package (Fi-WLP). Depending upon the system requirements, any combination of semiconductor packages, configured with any combination of first and second level packaging styles, as well as other electronic components, can be connected to PCB 202. In some embodiments, electronic device 200 includes a single attached semiconductor package, while other embodiments call for multiple interconnected packages. By combining one or more semiconductor packages over a single substrate, manufacturers can incorporate pre-made components into electronic devices and systems. Because the semiconductor packages include sophisticated functionality, electronic devices can be manufactured using less expensive components and a streamlined manufacturing process. The resulting devices are less likely to fail and less expensive to manufacture resulting in a lower cost for consumers.
While one or more embodiments of the present invention have been illustrated in detail, the skilled artisan will appreciate that modifications and adaptations to those embodiments may be made without departing from the scope of the present invention as set forth in the following claims.
The present application is a continuation of U.S. patent application Ser. No. 17/032,576, filed Sep. 25, 2020, which claims the benefit of U.S. Provisional Application No. 63/001,241, filed Mar. 27, 2020, which applications are incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
63001241 | Mar 2020 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 17032576 | Sep 2020 | US |
Child | 18451743 | US |