Semiconductor device and process for its manufacture to increase threshold voltage stability

Information

  • Patent Grant
  • 6818958
  • Patent Number
    6,818,958
  • Date Filed
    Wednesday, April 10, 2002
    22 years ago
  • Date Issued
    Tuesday, November 16, 2004
    19 years ago
Abstract
The oxide atop a P pad below the gate electrode has a cut completely through the oxide atop the P pad to prevent the drift of contamination ions, such as sodium ions from the periphery of a MOSgated device to the periphery of the active area, thus stabilizing the device threshold voltage under high temperature reverse bias. The cut may be filled with metal.
Description




FIELD OF THE INVENTION




This invention relates to semiconductor devices and more specifically relates to a structure and process to improve the threshold voltage stability of a MOSgated device under high temperature reverse bias.




BACKGROUND OF THE INVENTION




The threshold voltage (V


th


) of MOSgated devices has been found to shift under high temperature reverse bias (HTRB).




More specifically, a V


th


shift of about (−) 1 volt has been found after about 500 to 1000 hours HTRB.




It is believed that this is caused by sodium ions in the field oxide which drift laterally and accumulate at the edge of the channel in the first active cell or stripe.




BRIEF DESCRIPTION OF THE INVENTION




In accordance with the present invention, a cut is made in the P


+


oxide layer to eliminate an Na


+


diffusion path. This cut has been found to substantially stabilize V


th


in HTRB up to 1000 hours.











BRIEF DESCRIPTION OF THE DRAWINGS





FIG. 1

is a cross-section of a small section of a prior art device, showing the drift path for a sodium ions.





FIG. 2

shows the provision of a cut through the P


+


field oxide which prevents or blocks the drift of sodium ions toward the active region.











DETAILED DESCRIPTION OF THE DRAWINGS





FIG. 1

shows a portion of a MOSgated device die in which an N





epi junction-receiving layer has a P


+


field oxide which receives field plates as shown. The active area has a polysilicon gate atop the gate oxide. A gate metal contact is connected to the gate poly and a front metal (source electrode) is atop an insulation layer over the gate poly.




More specifically,

FIG. 1

shows a small portion of the termination region of a MOSgated device die


10


, such as a MOSFET, IGBT or the like in which the die is one of a plurality of die simultaneously processed in wafer form in a wafer having an N


+


substrate


11


of any desired thickness and having a junction-receiving N





epitaxially grown layer


12


. Layer


12


has any desired thickness and resistivity, depending on the desired reverse voltage capability of the device.




In the manufacture of the device, a thick field oxide


15


is first formed as by growth or deposition of silicon dioxide. A guard ring mask is used to form the P


+


region


25


. A P


+


oxide


15




a


is grown during the drive of the P


+


diffusion. The central area of each of die


10


is then opened in a conventional mask step to define a central active area which receives the necessary well known channel and source diffusions defining the MOSgated structure (only a portion of the first active cell is shown). During this process, a thin gate oxide


20


is grown on the surface of the epitaxial layer, and a conductive polysilicon layer


21


is deposited atop gate oxide


20


.




During this processing, the polysilicon layer


21


(which is used as the MOSgated device gate in the active area) is stepped up over the inner edge of the P


+


region


25


. The polysilicon layer


21


is further divided into two concentric rings


27


and


28


, acting as a field plate and an EQR ring respectively. The polysilicon layers


21


,


26


,


27


and


28


are conventionally covered by a further insulation layer


30


such as TEOS. Further insulation layer


30


may also include an oxide P


+


layer.




A front metal which may be aluminum is next deposited on the top surface of the wafer and, in a metal mask step, is patterned and etched to define a source metal


40


(the source contact for a MOSFET), a gate bus


41


connected to polysilicon layer


21


(and which may be a stripe or a ring) and a field plate contact


42


, which may form a terminal ring.




In the structure shown in

FIG. 1

, it is possible for sodium ions Na


+


to enter through the field oxide and drift to the right through the oxide atop the P


+


region


25


, and to the active region. These positively charged ions will then affect the device threshold voltage.




In accordance with the invention, and as shown in

FIG. 2

, a slot or cut


50


is made in the oxide P


+


layers


15




a


,


30


and from the P


+


region


25


to the field plate contact


42


. Slot


50


may be filled with aluminum when the layers


40


,


41


,


42


are deposited. Slot


50


then blocks the diffusion path for sodium ions and has been found to stabilize V


th


under reverse bias.




Although the present invention has been described in relation to particular embodiments thereof, many other variations and modifications and other uses will become apparent to those skilled in the art. It is preferred, therefore, that the present invention be limited not by the specific disclosure herein.



Claims
  • 1. In a MOSgated device comprising a semiconductor die having a central active region, an oxide region and a peripheral termination region; said device having an insulation layer atop said peripheral termination region; a termination diffusion in the surface of said semiconductor die in said termination region; a gate metal contact disposed above said termination diffusion and atop said insulation layer and connected to the MOSgated device gate; and an isolation slot extending from the top of said oxide region to the interior of said diffusion, said slot being disposed between the edge of said die and the periphery of said active region, the isolation slot dividing the oxide region into first and second oxide region portions, the first and second oxide region portions not contacting one another, wherein the drift of impurity ions through said insulation layer from the peripheral termination region to the periphery of the active region is prevented.
  • 2. The device of claim 1, wherein said ions are principally mobile ions such as sodium impurities.
  • 3. The device of claim 1, wherein said slot is filled with metal which is connected to a peripheral field ring metal.
  • 4. The device of claim 2, wherein said slot is filled with metal which is connected to a peripheral field ring metal.
  • 5. A MOSgated device having a stable threshold voltage; said device comprising a silicon die having a central active area and a peripheral termination area surrounding said central active area; said termination area and active area having a continuous oxide coating connecting the two areas; and an isolation slot through the full thickness of said oxide, the isolation slot dividing the oxide coating into first and second oxide regions, the first and second oxide regions not contacting one another, wherein the path against the possible movement of contamination ions through said oxide from said termination area to said active area is prevented.
  • 6. The device of claim 5, wherein said slot is filled with metal.
  • 7. The device of claim 5, wherein said contamination ions are mobile ions such as sodium.
  • 8. The device of claim 5, wherein said die has a diffusion in the surface of said peripheral termination area; said slot extending into said diffusion.
  • 9. The device of claim 6, wherein said die has a diffusion in the surface of said peripheral termination area; said slot extending into said diffusion.
  • 10. The device of claim 9, wherein said contamination ions are mobile ions such as sodium.
  • 11. The device of claim 5, wherein said oxide is P+ oxide.
  • 12. The device of claim 8, wherein said oxide is P+ oxide.
RELATED APPLICATION

This application claims the benefit of U.S. Provisional Application No. 60/283,803, filed Apr. 13, 2001.

US Referenced Citations (14)
Number Name Date Kind
4199778 Masuhara et al. Apr 1980 A
4929992 Thomas et al. May 1990 A
5001538 Pollock et al. Mar 1991 A
5252504 Lowrey et al. Oct 1993 A
5274263 Wadsworth Dec 1993 A
5557127 Ajit et al. Sep 1996 A
5587338 Tseng Dec 1996 A
5831318 Spring et al. Nov 1998 A
5998263 Sekariapuram et al. Dec 1999 A
6022790 Wagers et al. Feb 2000 A
6051472 Abiko et al. Apr 2000 A
6080608 Nowak Jun 2000 A
6100572 Kinzer Aug 2000 A
6548871 Horita et al. Apr 2003 B1
Provisional Applications (1)
Number Date Country
60/283803 Apr 2001 US